Patents Assigned to Instruments Incorporated
  • Patent number: 12366876
    Abstract: In described examples, a voltage glitch detector includes a current source, a latch, and first, second, third, fourth, and fifth transistors. A source of the third transistor is coupled to a source of the second transistor, and a gate and drain of the third transistor is coupled to gates of the first and second transistors and a first terminal of the current source. A drain of the fourth transistor is coupled to a drain of the first transistor and an input of the latch. A source of the fifth transistor is coupled to a source of the fourth transistor and the second terminal of the current source. A gate and drain of the fifth transistor is coupled to a gate of the fourth transistor and a drain of the second transistor.
    Type: Grant
    Filed: April 28, 2023
    Date of Patent: July 22, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Venkatesh Kadlimatti, Aritra Chowdhury, Harikrishna P
  • Patent number: 12360893
    Abstract: In an embodiment, a method includes receiving a logical address from a primary device and determining an address header based on the logical address. The method also includes determining an offset value based on the address header and applying the offset value to a first portion of the logical address to create an offset address portion. The method further includes generating a physical address that includes the address header and the offset address portion and accessing a physical resource using the physical address.
    Type: Grant
    Filed: September 7, 2023
    Date of Patent: July 15, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Yaron Alpert, Barak Cherches, Guy Shubeli, Yoav Ben-Yehezkel
  • Patent number: 12362711
    Abstract: Aspects of the description provide for a circuit. In some examples, the circuit includes a input pair of transistors, a bias transistor having a bias transistor gate, a bias transistor drain, and a bias transistor source, the bias transistor drain coupled to the input pair of transistors and the bias transistor source coupled to ground, and a resistor coupled between the bias transistor gate and the input pair of transistors.
    Type: Grant
    Filed: July 20, 2023
    Date of Patent: July 15, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Aniruddha Roy, Kunal Suresh Karanjkar
  • Publication number: 20250218647
    Abstract: In examples, an apparatus comprises a package substrate, a first semiconductor die, and a second semiconductor die. The package substrate has opposing first and second surfaces and including a first coil and a second coil in a first metal layer of the package substrate and a third coil and a fourth coil in a second metal layer of the package substrate. The first coil has a set of first terminals, the second coil has a set of second terminals, the third coil has a set of third terminals, and the fourth coils has a set of fourth terminals. The first semiconductor die is coupled to the first surface and to the sets of the first and second terminals. The second semiconductor die is coupled to the second surface and to the sets of the third and fourth terminals.
    Type: Application
    Filed: December 11, 2024
    Publication date: July 3, 2025
    Applicant: Texas Instruments Incorporated
    Inventors: Giacomo Calabrese, Nicola Bertoni
  • Patent number: 12346698
    Abstract: A streaming engine employed in a digital signal processor specified a fixed data stream. Once started the data stream is read only and cannot be written. Once fetched, the data stream is stored in a first-in-first-out buffer for presentation to functional units in the fixed order. Data use by the functional unit is controlled using the input operand fields of the corresponding instruction. A read only operand coding supplies the data an input of the functional unit. A read/advance operand coding supplies the data and also advances the stream to the next sequential data elements. The read only operand coding permits reuse of data without requiring a register of the register file for temporary storage.
    Type: Grant
    Filed: June 12, 2023
    Date of Patent: July 1, 2025
    Assignee: Texas Instruments Incorporated
    Inventor: Joseph Zbiciak
  • Patent number: 12341534
    Abstract: A system, method, and device are shown that are operable to transform and align a plurality of fields from an input to an output data stream using a multilayer butterfly or inverse butterfly network by selectably switching bit positions of the input data stream. In some examples, a device includes a first circuit configured to selectably switch bit positions of a first subset of the data stream with a second subset of the data stream and a second circuit configured to: selectably switch bit positions of a first subset of the first subset of the data stream with a second subset of the first subset of the data stream, and selectably switch bit positions of a first subset of the second subset of the data stream with a second subset of the second subset of the data stream.
    Type: Grant
    Filed: October 31, 2023
    Date of Patent: June 24, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Dheera Balasubramanian, Joseph Zbiciak, Duc Quang Bui, Timothy David Anderson
  • Patent number: 12339782
    Abstract: A streaming engine employed in a digital data processor specifies a fixed read only data stream defined by plural nested loops. An address generator produces address of data elements. A steam head register stores data elements next to be supplied to functional units for use as operands. An element duplication unit optionally duplicates data element an instruction specified number of times. A vector masking unit limits data elements received from the element duplication unit to least significant bits within an instruction specified vector length. If the vector length is less than a stream head register size, the vector masking unit stores all 0's in excess lanes of the stream head register (group duplication disabled) or stores duplicate copies of the least significant bits in excess lanes of the stream head register.
    Type: Grant
    Filed: January 2, 2024
    Date of Patent: June 24, 2025
    Assignee: Texas Instruments Incorporated
    Inventor: Joseph Zbiciak
  • Patent number: 12339795
    Abstract: An integrated circuit (IC) includes first and second memory devices and a bridge. The IC also includes a first interconnect segment coupled between the first memory device and the bridge. The IC further includes a second interconnect segment coupled between the first and second memory devices, and a third interconnect segment coupled between the bridge and the second memory device. The IC includes a first DMA circuit coupled to the first interconnect segment, and a second DMA circuit coupled to the second interconnect segment. A fourth interconnect segment is coupled between the first and second DMA circuits.
    Type: Grant
    Filed: February 20, 2024
    Date of Patent: June 24, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Brian Jason Karguth, Charles Lance Fuoco, Samuel Paul Visalli, Michael Anthony Denio
  • Patent number: 12341520
    Abstract: A differential transceiver including a driver circuit and a receiver circuit, and a serial communications network including the transceiver. The receiver circuit includes an input resistor attenuator, having first and second attenuator inputs coupled to the first and second terminals, respectively, a differential comparator having first and second comparator inputs, and an output buffer having an input coupled to the output of the comparator. The receiver circuit further includes a first switch coupling the first attenuator output to the first comparator input, a second switch coupling the second attenuator output to the second comparator input, and a fail-safe circuit including first and second current sources coupled to the first and second comparator inputs, respectively, and third and fourth switches coupled in series between the first and second current sources.
    Type: Grant
    Filed: May 31, 2023
    Date of Patent: June 24, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Jitender Kapil, Srikanth Vellore Avadhanam Ramamurthy
  • Patent number: 12341041
    Abstract: An IC manufacturing system including a manufacturing tool having a non-standard communication interface and/or protocol capability, wherein a computer platform of the manufacturing tool is configured with a capture engine operable to monitor operator interactions with the manufacturing tool for facilitating an automated electronic out-of-control action plan (eOCAP) scheme in conjunction with a network-hosted server platform.
    Type: Grant
    Filed: December 23, 2022
    Date of Patent: June 24, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Tian Oon Goh, Chui Yee Ou, Yew Ming Lim
  • Patent number: 12334869
    Abstract: In an example, a system includes an oscillator circuit on a chip. The oscillator circuit includes a charging current generator including a current mirror, an amplifier, and an on-chip resistor, where the on-chip resistor is coupled to a pin on the chip. The oscillator circuit also includes oscillator circuitry coupled to the charging current generator, where the oscillator circuitry includes a comparator, a phase generator, a first capacitor coupled to a first resistor, and a second capacitor coupled to a second resistor. The system also includes an external resistor coupled to the pin, where the external resistor is external to the chip. The system includes an external capacitor coupled to the pin, where the external capacitor is external to the chip.
    Type: Grant
    Filed: December 18, 2023
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Nitin Agarwal, Aniruddha Roy, Preetham Narayana Reddy
  • Patent number: 12334932
    Abstract: An eye expander that increases the transmitter linearity of Pulse-Amplitude Modulation 4-Level (PAM4) signals having an inner eye and two outer eyes. In embodiments, the eye expander includes a semi-linear gain stage that increases the eye height of the outer eyes. In some of those embodiments, the semi-linear gain stage includes a semi-linear gain input transistor having a base or gate coupled to an input terminal and a collector or drain coupled to an output terminal, a semi-linear gain resistor coupled to the emitter or source of the semi-linear gain input transistor, and semi-linear gain transistor-resistor pairs that selectively connect the emitter or source of the semi-linear gain input transistor to ground. In some embodiments, the eye expander includes a limiting gain stage that reduces the eye height of the inner eye and a linear gain stage that increases the eye height of the inner and outer eyes.
    Type: Grant
    Filed: January 28, 2022
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Shita Guo, Amit S. Rane
  • Patent number: 12334939
    Abstract: A phase-locked loop (PLL) device includes: 1) a detector configured to output an error signal to indicate a phase offset between a feedback clock signal and a reference clock signal; 2) a charge pump coupled to the detector and configured to output a charge pump signal based on the error signal; 3) an integrator with a feedback path, an input node, a reference node, and an output node, wherein the input node is coupled to the charge pump and receives the charge pump signal; 4) a voltage-controlled oscillator (VCO) coupled to the output node of the integrator via a resistor; and 5) a feedforward circuit coupled directly to the detector and configured to apply an averaged version of the error signal to correct a voltage level received by the VCO.
    Type: Grant
    Filed: August 18, 2023
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Debapriya Sahu, Rittu Sachdev
  • Patent number: 12334950
    Abstract: Examples of amplifiers and associated control blocks control analog and digital gains of such an amplifier to maintain a ripple voltage at the input/virtual terminals of an internal integrator below an upper limit. Such an example amplifier comprises digital and analog processing blocks. The digital processing block receives a digital audio signal and also includes a digital gain component. The analog processing block includes an analog gain component and an output stage having a supply voltage terminal. A boost controller receives the digital audio signal, and has a digital output and a boost voltage output to output a boost voltage. A digital controller receives the digital audio signal, and has a first digital input coupled to the digital output of the boost controller and a second digital input to receive a measurement value indicative of the outputted boost voltage. Based on its inputs, the digital controller controls the digital and analog gain components.
    Type: Grant
    Filed: December 28, 2022
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Venkata Ramanan Ramamurthy, Sumit Dubey, Jasjot Singh Chadha, Lokesh Kumar Botcha
  • Patent number: 12335068
    Abstract: A multi-channel digital isolator includes a digital isolator and an interlock circuit. The isolator includes a transmitter having a transmitter output, a receiver having a receiver input and a receiver output, an isolation barrier coupled between the transmitter output and the receiver input, and an output buffer having a buffer input and configured to output an isolated signal. The transmitter is configured to transmit an input signal across the isolation barrier. The interlock circuit has an interlock input coupled to the receiver output and an interlock output coupled to the buffer input. The interlock module is configured to prevent overlapping active states between the first isolated signal and a complementary isolated signal. In some implementations, the digital isolator also includes a dead-time insertion circuit.
    Type: Grant
    Filed: September 1, 2023
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Sadia Arefin Khan, Anant Shankar Kamath, Martin Staebler, Vikas Kumar Thawani
  • Patent number: 12334924
    Abstract: An example apparatus includes: first through eighth gated inverters each having inputs and outputs; a first and second inverter each having an input and an output, the output of the first inverter coupled to the input of the second gated inverter, the output of the second inverter coupled to the input of the third gated inverter; the fifth gated inverter coupled to the input of the first gated inverter and the input of the first inverter; the sixth gated inverter coupled to the input of the second inverter and the input of the fourth gated inverter; the seventh gated inverter coupled to the output of the first gated inverter and the output of the third gated inverter; the eighth gated inverter coupled to the output of the second gated inverter and the output of the fourth gated inverter; and a bus-holder circuit between the seventh and eighth gated inverter inputs.
    Type: Grant
    Filed: August 30, 2023
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Robert Taft, Alexander Bodem, Filip Savic, Paul Kramer, Vineethraj Rajappan Nair
  • Patent number: 12332204
    Abstract: A capacitance sensing system senses frost and ice accumulation in an energy efficient defrost system. The capacitance sensing system comprises a first capacitor including a portion of a metal heat exchanger and a sensor electrode electrically isolated from the metal heat exchanger; a tank oscillator including a second capacitor and an inductor coupled in parallel with each other and with the first capacitor; and a circuit coupled to the tank oscillator. The circuit determines a resonant frequency of the tank oscillator, determines a capacitance value of the first capacitor based on the resonant frequency of the tank oscillator, and transmits a heater activation command in response to determining the capacitance value is greater than a threshold.
    Type: Grant
    Filed: May 23, 2022
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Bjoern Oliver Eversmann, Andreas Felix Martin Kraemer, Michael Seidl
  • Patent number: 12334946
    Abstract: An integrated circuit including a comparator having an enable signal input and an output and timing circuitry. The timing circuitry includes a first transistor having a control terminal, a second transistor having a control terminal, a first inverter having an input coupled to the control terminal of the second transistor and having an output coupled to the enable signal input, and a second inverter having an input coupled to the output of the comparator and having an output coupled to the control terminal of the first transistor.
    Type: Grant
    Filed: December 29, 2022
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Rajashekar Goroju, Prasanth K, Dileepkumar Ramesh Bhat, Rahul Sharma
  • Patent number: 12333284
    Abstract: A method for compiling and executing a nested loop includes initializing a nested loop controller with an outer loop count value and an inner loop count value. The nested loop controller includes a predicate FIFO. The method also includes coalescing the nested loop and, during execution of the coalesced nested loop, causing the nested loop controller to populate the predicate FIFO and executing a get predicate instruction having an offset value, where the get predicate returns a value from the predicate FIFO specified by the offset value. The method further includes predicating an outer loop instruction on the returned value from the predicate FIFO.
    Type: Grant
    Filed: April 29, 2024
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Kai Chirca, Timothy D. Anderson, Todd T. Hahn, Alan L. Davis
  • Patent number: 12334944
    Abstract: A circuit includes an amplifier, a pre-driver circuit, and an output circuit. The amplifier has a first input, a second input, and an output. The pre-driver circuit has an input coupled to the output of the amplifier, a first output, a second output, and a third output coupled to the second input of the amplifier. The output circuit includes a first transistor and a second transistor. The first transistor has a control terminal coupled to the first output of the pre-driver circuit; a first terminal, and a second terminal coupled to the third output of the pre-driver circuit. The second transistor has a control terminal coupled to the second output of the pre-driver circuit, a first terminal coupled to the second terminal of the first transistor, and a second terminal coupled to a reference terminal.
    Type: Grant
    Filed: December 22, 2023
    Date of Patent: June 17, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Sovan Ghosh, Visvesvaraya Appala Pentakota