Patents Assigned to LSI
-
Patent number: 8478934Abstract: Contentual metadata of an extended cache is stored within the extended cache. The contentual metadata of the extended cache is approximated utilizing a counting Bloom filter. The counting Bloom filter is stored within a primary cache. Contentual metadata of the primary cache is stored within the primary cache. One of a data read or a data write is executed without accessing the contentual metadata of the extended cache stored within the extended cache.Type: GrantFiled: July 19, 2010Date of Patent: July 2, 2013Assignee: LSI CorporationInventor: Ross E Zwisler
-
Publication number: 20130166784Abstract: A method of restoring a profibus configuration according to an embodiment includes receiving a configuration restoration command by the configuration restoration device of a profibus network system; receiving a binary image from the master device of the profibus network system by the configuration restoration device; creating restoration information including at least one of the configuration information of the profibus network system, the basic information of the slave device associated with the master device, and user configuration information from the binary image by the configuration restoration device; and outputting the created restoration information. The configuration of a profibus network may be restored from the master device by using this.Type: ApplicationFiled: December 21, 2012Publication date: June 27, 2013Applicant: LSIS CO., LTD.Inventor: LSIS CO., LTD.
-
Publication number: 20130167096Abstract: A method of designing an integrated circuit includes receiving a placement database of logic devices of an electronic device design that includes first and second logic devices. The method further includes determining a first timing window associated with a first state transition of the first logic device, and a second timing window associated with a second state transition of the second logic device. In the event that the first and second timing windows overlap, the placement database is modified, thereby reducing interaction of the first and second logic devices.Type: ApplicationFiled: December 22, 2011Publication date: June 27, 2013Applicant: LSI CorporationInventors: Martin Fennell, James Monthie, Iain Stickland
-
Publication number: 20130161805Abstract: Provided, in one embodiment, is an integrated circuit (IC) leadframe. In one example, the leadframe includes a paddle, wherein the paddle has a surface configured to accept an IC chip and has at least one edge, the at least one edge having one or more slots located therein. In this example, the leadframe may further include a plurality of lead fingers having ends extending toward the at least one edge, wherein the ends of ones of pairs of adjacent lead fingers extend into corresponding slots in the paddle.Type: ApplicationFiled: December 21, 2011Publication date: June 27, 2013Applicant: LSI CorporationInventors: Clifford R. Fishley, John J. Krantz, Abiola Awujoola, Allen S. Lim, Stephen M. King, Lawrence W. Golick, Ashley Rebelo
-
Publication number: 20130166811Abstract: Methods and structure for directly coupling SATA hosts (SATA initiators) with SATA target devices through a SAS fabric and an enhanced SAS expander supporting such direct couplings. The enhanced SAS expander comprises SATA/STP connection logic to open a SAS (STP) connection between a directly attached SATA host and a SATA target device in response to receipt of an FIS from the host or target while no connection is presently open. The opened connection is closed after expiration of a predetermined timeout period of inactivity between the connected host and target. Thus, simpler, less costly SATA hosts and SATA target devices may be utilized while gaining the advantage of SAS architecture flexibility in configuration and scalability. SATA hosts may be coupled through the SAS fabric with a larger number of SATA target devices and multiple SATA hosts may be coupled with the SAS fabric.Type: ApplicationFiled: December 27, 2011Publication date: June 27, 2013Applicant: LSI CORPORATIONInventors: Luke E. McKay, Charles D. Henry
-
Publication number: 20130166938Abstract: A data processing system comprises a processor operating according to a first clock signal and a memory operating according to a second clock signal. The data processing system causes the processor to read data from the memory at least in part in response to a signal from first synchronizing circuitry and a signal from second synchronizing circuitry. The first synchronizing circuitry comprises a first storage element that samples a signal synchronized to the second clock signal in combination with a second storage element that samples an output of the first storage element. The first and second storage elements are triggered by inverse transitions in the first clock signal. The second synchronizing circuitry comprises third and fourth storage elements configured in a similar manner, except that they sample a signal synchronized to the first clock signal and are triggered by inverse transitions in the second clock signal.Type: ApplicationFiled: December 22, 2011Publication date: June 27, 2013Applicant: LSI CORPORATIONInventors: Sathappan Palaniappan, Srinivasa Rao Kothamasu, Deepak Ashok Naik
-
Publication number: 20130163612Abstract: Reframing circuitry controls communications between a physical layer device and a link layer device. In a first direction of communication, the reframing circuitry receives a container frame with the container frame having a first arrangement of columns, and outputs a virtual container frame that includes a modified version of the container frame received by the reframing circuitry, with the modified version of the container frame having a second arrangement of columns different than the first arrangement of columns. For example, the reframing circuitry in generating the modified version of the container frame may remove a path overhead column of the container frame and replace that path overhead column with a stuff column in the modified version of the container frame. The virtual container frame may be configured to include the path overhead column that was removed from the container frame in generating the modified version of the container frame.Type: ApplicationFiled: December 23, 2011Publication date: June 27, 2013Applicant: LSI CorporationInventors: Tao Wang, Yifan Lin, Lin Sun, Hao Li
-
Patent number: 8471720Abstract: An apparatus for monitoring at least supply voltage in an IC includes a plurality of monitor circuits distributed throughout the integrated circuit. Each of the monitor circuits is operative to receive the supply voltage, or a signal representative thereof, and to generate an output signal indicative of a comparison between the supply voltage and a reference voltage. The apparatus further includes a control circuit coupled to the plurality of monitor circuits. The control circuit is operative to receive the respective output signals from the plurality of monitor circuits and to generate an output of the apparatus which is a function of information conveyed in the respective output signals from the plurality of monitor circuits.Type: GrantFiled: November 17, 2010Date of Patent: June 25, 2013Assignee: LSI CorporationInventors: Mark Franklin Turner, Jeffrey S. Brown, Jonathan W. Byrn
-
Patent number: 8472295Abstract: The present disclosure is directed to selectively protecting a portion of a track including a plurality of data sectors. The data sectors include a plurality of user sectors and one or more parity sectors. Protected bits are designated in each of the of data sectors. The protected bits are selected to have matching bit indices across the data sectors resulting in a parallel alignment of the protected bits across the user and parity sectors. One or more selections of protected bits of the user sectors are encoded across matching bit indices to generate data values in the corresponding protected bits of the parity sectors. At least one portion of at least one failed sector is recoverable by decoding at least one selection of the protected bits when a sector error occurs at a protected bit.Type: GrantFiled: October 5, 2012Date of Patent: June 25, 2013Assignee: LSI CorporationInventors: Ming Jin, Jun Xiao, Fan Zhang, Haitao Xia
-
Patent number: 8473516Abstract: A computer storage apparatus. In one embodiment, the apparatus includes: (1) primary file storage, (2) a controller coupled to said primary file storage and configured to provide an interface by which data is communicated therewith, (3) formula/offset file storage coupled to said controller and configured to store at least one formula/offset and (4) pointer file storage coupled to said controller and configured to store at least one pointer, said controller further configured to provide said interface based on interaction with said formula/offset file storage and said pointer file storage.Type: GrantFiled: March 25, 2009Date of Patent: June 25, 2013Assignee: LSI CorporationInventor: Lloyd W. Sadler
-
Patent number: 8473655Abstract: A controller is provided that receives a single enclosure management (EM) serial bit stream from an expander or other device and divides the EM serial bit stream into multiple EM serial bit streams for delivery to multiple respective midplanes or backplanes. In this way, a separate EM serial bit stream is provided to each midplane or backplane without having to increase the number of ports that are available on the expander or other device that interfaces with the backplane or midplane.Type: GrantFiled: January 17, 2011Date of Patent: June 25, 2013Assignee: LSI CorporationInventors: Jason M. Stuhlsatz, Naman Nair, Debal Krishna Mridha, Lakshmana Anupindi, Kakanuru Lakshmi Kanth Reddy
-
Patent number: 8473645Abstract: An apparatus comprising an interface circuit and a controller. The interface circuit may be configured to calculate a speed signal in response to data traffic measured over a network. The controller may be configured to present and receive data from an array in response to (a) the speed signal and (b) one or more input/output requests. The interface circuit may generate the speed signal in response to a plurality of predetermined factors. The controller may present and receive the data at one of a plurality of speeds in response to the speed signal.Type: GrantFiled: April 11, 2011Date of Patent: June 25, 2013Assignee: LSI CorporationInventors: Mahmoud K. Jibbe, Arunkumar Ragendran, Britto Rossario, Senthil Kannan
-
Patent number: 8473792Abstract: A stored-pattern logic self-test system includes a memory, a device under test and a test controller. The memory stores test pattern data including test stimuli. The device under test includes a scan chain and a test access port configurable to control operation of the scan chain. The test controller is configured to test the device under test by controlling the memory to output the test stimuli to the device under test. The test controller controls the test access port to load the test stimuli into the scan chain, and receives and evaluates response data from the device under test.Type: GrantFiled: January 6, 2011Date of Patent: June 25, 2013Assignee: LSI CorporationInventor: Sreejit Chakravarty
-
Patent number: 8472513Abstract: Disclosed is a method and system that adapts coefficients of taps of a Finite Impulse Response (FIR) filter to increase elimination of Inter-Symbol Interference (ISI) introduced into a digital communications signal due to distortion characteristics caused by a real-world communications channel. In the communications system there is a Finite Impulse Response (FIR) filter. The FIR filter has at least one pre and/or post cursor tap that removes pre and/or post cursor ISI from the signal, respectively. The pre/post cursor taps each have pre/post cursor coefficients, respectively, that adjusts the effect of the pre/post cursor portion of the FIR filter. The FIR filtered signal is transmitted over the channel which distorts the signal due to the changing and/or static distortion characteristics of the channel. The channel distorted signal is received at a receiver that may pass the channel distorted signal through a quantifier/decision system (e.g.Type: GrantFiled: January 14, 2009Date of Patent: June 25, 2013Assignee: LSI CorporationInventors: Amaresh Malipatil, Lizhi Zhong, Wenyi Jin, Ye Liu
-
Patent number: 8473648Abstract: A system and method of I/O path virtualization between a RAID controller and an environment service module (ESM) in a storage area network (SAN) is disclosed. In one embodiment, a type of I/O request is identified by an input/output (I/O) control engine upon receiving an I/O request from a host computer via a RAID controller. Further, a priority is assigned to the received I/O request based on the type of I/O request by the I/O control engine. Furthermore, the processing of the prioritized I/O request is interrupted by the I/O control engine. In addition, the prioritized I/O request is separated into a command I/O request or a status request. Also, the separated command I/O request or the status request is sent to an associated queue in a plurality of solid state drive (SSD) buffer queues (SBQ) in the I/O control engine.Type: GrantFiled: December 16, 2010Date of Patent: June 25, 2013Assignee: LSI CorporationInventors: Madhukar Gunjan Chakhaiyar, Mahmoud K Jibbe, Dhishankar Sengupta, Himanshu Dwivedi
-
Patent number: 8473890Abstract: A timing error sampling generator, a method of performing timing tests and a library of cells are provided. In one embodiment, the timing error sampling generator includes: (1) a hold delay element having an input and an output and configured to provide a hold violation delayed signal at said output by providing a first predetermined delay to a clock signal received at said input, said first predetermined delay corresponding to a hold violation time for a path to be monitored and (2) a hold logic element having a first input coupled to said input of said hold delay element, a second input coupled to said output of said hold delay element and an output at which said hold logic element is configured to respond to said first and second inputs to provide a clock hold signal when logic levels at said first and second inputs are at a same level.Type: GrantFiled: April 30, 2012Date of Patent: June 25, 2013Assignee: LSI CorporationInventors: Alexander Tetelbaum, Sreejit Chakravarty
-
Patent number: 8473657Abstract: Described embodiments provide a first-in, first-out (FIFO) buffer for packet switching in a crossbar switch with a speedup factor of m. The FIFO buffer comprises a first logic module that receives m N-bit data portions from a switch fabric, the m N-bit data portions comprising one or more N-bit data words of one or more data packets. A plurality of one-port memories store the received data portions. Each one-port memory has a width W segmented into S portions of width W/S, where W/S is related to N. A second logic module provides one or more N-bit data words, from the one-port memories, corresponding to the received m N-bit data portions. In a sequence of clock cycles, the data portions are alternately transferred from corresponding segments of the one-port memories in a round-robin fashion, and, for each clock cycle, the second logic module constructs data out read from the one-port memories.Type: GrantFiled: March 22, 2010Date of Patent: June 25, 2013Assignee: LSI CorporationInventors: Ting Zhou, Sheng Liu, Ephrem Wu
-
Publication number: 20130154536Abstract: An apparatus for controlling an inverter is disclosed, the apparatus detecting a DC link voltage of the inverter and a load amount using an output current outputted from a motor to the inverter, and deducting a load amount detected at the time of occurrence of instantaneous power failure from a command frequency at the time of the occurrence of instantaneous power failure, whereby a command voltage and a command frequency driving the motor can be outputted.Type: ApplicationFiled: December 7, 2012Publication date: June 20, 2013Applicant: LSIS CO., LTDInventor: LSIS CO., LTD
-
Publication number: 20130155628Abstract: A motor starter module is provided, the module according to the present disclosure including a PCB (Printed Circuit Board) substrate configured to communicate with and control the magnetic contactor, a mechanism part operating in association with an operation of the magnetic contactor, and an upper case covering the PCB substrate and an outer case of the mechanism part, whereby the magnetic contactor can be locally and directly driven, and controlled via communication to reduce a line cost, to shorten an operation time and to promote maximization of spatial utilization.Type: ApplicationFiled: December 11, 2012Publication date: June 20, 2013Applicant: LSIS CO., LTD.Inventor: LSIS CO., LTD.
-
Publication number: 20130158902Abstract: Disclosed is a multi-channel leakage current monitoring system configured to monitor leakage currents transmitted to loads from a plurality of molded case circuit breakers (MCCBs), and to transmit the leakage currents to a smart meter. The system comprises: a plurality of current transformers configured to measure power information data about loads connected to secondary side power lines of the MCCBs; and a multi-channel measuring unit (MCMU) configured to detect a leakage current by analyzing the power information data received from the current transformers. Under such a configuration, the size of the system can be reduced, and the number of communication lines can be minimized.Type: ApplicationFiled: November 2, 2012Publication date: June 20, 2013Applicant: LSIS CO., LTD.Inventor: LSIS CO., LTD.