Patents Assigned to Renesas Technology
-
Patent number: 7604925Abstract: A production method of a semiconductor device which includes the steps of exposing a resist coated on a substrate of a semiconductor device by projecting a light pattern on the substrate of the semiconductor device, developing the resist exposed by the light pattern to form a wafer pattern with the resist, and etching the substrate on which the wafer pattern with the resist is formed. In the step of exposing the light pattern is formed by illuminating a mask with excimer laser light having an annular shape.Type: GrantFiled: April 29, 2005Date of Patent: October 20, 2009Assignee: Renesas Technology CorporationInventors: Minori Noguchi, Yukio Kenbo, Yoshitada Oshida, Masataka Shiba, Yasuhiro Yoshitaka, Makoto Murayama
-
Patent number: 7605085Abstract: First wirings and first dummy wirings are formed in a p-SiOC film formed on a substrate. A p-SiOC film is formed, and a cap film is formed on the p-SiOC film. A dual damascene wiring, including vias connected to the first wirings and the second wirings, is formed in the cap film and the p-SiOC film 22. Dummy vias are formed on the periphery of isolated vias.Type: GrantFiled: September 18, 2006Date of Patent: October 20, 2009Assignees: Renesas Technology Corp., Panasonic CorporationInventors: Kazuo Tomita, Keiji Hashimoto, Yasutaka Nishioka, Susumu Matsumoto, Mitsuru Sekiguchi, Akihisa Iwasaki
-
Patent number: 7605448Abstract: A semiconductor device according to the invention is a semiconductor device which includes a low dielectric constant film of which the relative dielectric constant is less than 3.5, is provided with one or more seal rings that are moisture blocking walls in closed loop form in a plan view, and where at least one of the seal rings includes a seal ring protrusion portion in inward protruding form in the vicinity of a chip corner.Type: GrantFiled: September 8, 2005Date of Patent: October 20, 2009Assignee: Renesas Technology Corp.Inventors: Takeshi Furusawa, Noriko Miura, Kinya Goto, Masazumi Matsuura
-
Patent number: 7605420Abstract: The semiconductor device which has a memory cell including the TMR film with which memory accuracy does not deteriorate, and its manufacturing method are obtained. A TMR element (a TMR film, a TMR upper electrode) is selectively formed in the region which corresponds in plan view on a TMR lower electrode in a part of formation area of a digit line. A TMR upper electrode is formed by 30-100 nm thickness of Ta, and functions also as a hard mask at the time of a manufacturing process. The interlayer insulation film formed from LT-SiN on the whole surface of a TMR element and the upper surface of a TMR lower electrode is formed, and the interlayer insulation film which covers the whole surface comprising the side surface of a TMR lower electrode, and includes LT-SiN is formed. The interlayer insulation film which covers the whole surface and includes SiO2 is formed.Type: GrantFiled: November 7, 2006Date of Patent: October 20, 2009Assignee: Renesas Technology Corp.Inventors: Haruo Furuta, Ryoji Matsuda, Shuichi Ueno, Takeharu Kuroiwa
-
Patent number: 7604727Abstract: An electroplating method calls for immersing a body to be plated in a plating solution containing tin and bismuth to form a tin-bismuth alloy skin layer on surfaces of the body. The plating is carried out such that a solid tin metal and a solid bismuth metal placed in the plating solution are connected to an anode and the body to be plated is connected to a cathode of a power supply.Type: GrantFiled: January 17, 2008Date of Patent: October 20, 2009Assignee: Renesas Technology Corp.Inventors: Mitsuru Kinoshita, Tsugihiko Hirano, Katsunori Takahashi
-
Patent number: 7606323Abstract: A transmitter circuit has two mixers that modulate a carrier wave according to an input signal, outputs a signal having information in a phase and an amplitude, detects a DC offset in each of the mixers, and adds a DC voltage that corrects the detected DC offset to the input signal of the mixers. The mixer is a double balanced mixer having two load resistors, and the transmitter circuit has a resistor that is connected between a node of two load resistors and a power supply, a limiter amplifier that amplifies a signal, and a control unit that changes first and second potentials using a signal that is outputted by the limiter amplifier. The first and second potentials become a potential of the DC voltage that corrects the DC offset.Type: GrantFiled: January 19, 2006Date of Patent: October 20, 2009Assignee: Renesas Technology Corp.Inventors: Satoshi Tanaka, Yukinori Akamine
-
Patent number: 7602040Abstract: In order to improve the reliability of a semiconductor device having a fuse formed by a Damascene technique, a barrier insulating film and an inter-layer insulating film are deposited over a fourth-layer wiring and a fuse. The barrier insulating film is an insulating film for preventing the diffusion of Cu and composed of a SiCN film deposited by plasma CVD like the underlying barrier insulating film. The thickness of the barrier insulating film covering the fuse is larger than the thickness of the underlying barrier insulating film so as to improve the moisture resistance of the fuse.Type: GrantFiled: April 14, 2008Date of Patent: October 13, 2009Assignee: Renesas Technology Corp.Inventors: Katsuhiko Hotta, Kyoko Sasahara, Taichi Hayamizu, Yuichi Kawano
-
Patent number: 7601581Abstract: Provided is a manufacturing method of a semiconductor device, which comprises forming a film stack of a gate insulating film, a charge storage film, insulating film, polysilicon film, silicon oxide film, silicon nitride film and cap insulating film over a semiconductor substrate; removing the film stack by photolithography and etching from a low breakdown voltage MISFET formation region and a high breakdown voltage MISFET formation region; forming gate insulating films, polysilicon film and cap insulating film over the semiconductor substrate, forming a gate electrode in the low breakdown voltage MISFET formation region and high breakdown voltage MISFET formation region, and then forming a gate electrode in a memory cell formation region. By the manufacturing technology of a semiconductor device for forming the gate electrodes of a first MISFET and a second MISFET in different steps, the present invention makes it possible to provide the first MISFET and the second MISFET each having improved reliability.Type: GrantFiled: January 5, 2007Date of Patent: October 13, 2009Assignee: Renesas Technology Corp.Inventors: Yasuhiro Taniguchi, Kazuyoshi Shiba
-
Patent number: 7602045Abstract: In a semiconductor device having a pair of IGBT and diode which are connected to each other in inverse-parallel in which a collector-electrode of the IGBT and a cathode-electrode of the diode are wired to each other, and an emitter-electrode of the IGBT and an anode-electrode of the diode are wired to each other, when a breakdown voltage of a junction of a p-type emitter layer and an n-type buffer layer of the IGBT is represented as BVec, and a forward voltage occurring while the diode transits from a state of blocking to a state of forward conduction is represented as VF, a relationship of VF<BVec is satisfied in a predetermined current value Id of a current flowing in the diode, and the maximal doping concentration of the n-type cathode layer of the diode is higher than that of the n-type buffer layer of the IGBT.Type: GrantFiled: January 19, 2007Date of Patent: October 13, 2009Assignee: Renesas Technology Corp.Inventors: Takuo Nagase, Mutsuhiro Mori
-
Patent number: 7602063Abstract: In a semiconductor having a multilayer wiring structure device on a semiconductor substrate, the multilayer wiring structure includes an interlayer insulating film having at least an organic siloxane insulating film. The organic siloxane insulating film has a relative dielectric constant of 3.1 or less, a hardness of 2.7 GPa or more, and a ratio of carbon atoms to silicon atoms between 0.5 and 1.0, inclusive. Further, the multilayer wiring structure may include an insulating layer having a ratio of carbon atoms to silicon atoms not greater than 0.1, the insulating layer being formed on the top surface of the organic siloxane insulating film as a result of carbon leaving the organic siloxane insulating film.Type: GrantFiled: July 5, 2005Date of Patent: October 13, 2009Assignee: Renesas Technology Corp.Inventors: Takeshi Furusawa, Noriko Miura, Kinya Goto, Masazumi Matsuura
-
Patent number: 7602654Abstract: A driver power supply circuit stepping down a power supply voltage is arranged at a power supply node of a word line driver. The driver power supply circuit includes a non-silicide resistance element of N+ doped polycrystalline silicon, and a pull-down circuit lowering a voltage level of the driver power supply node. The pull-down circuit includes a pull-down transistor having the same threshold voltage characteristics as a memory cell transistor pulling down a voltage level of the driver power supply node, and a gate control circuit adjusting at least a gate voltage of the pull-down transistor. The gate control circuit corrects the gate potential of the pull-down transistor in a manner linked to variations in threshold voltage of the memory cell transistor.Type: GrantFiled: August 9, 2007Date of Patent: October 13, 2009Assignee: Renesas Technology CorporationInventors: Makoto Yabuuchi, Koji Nii
-
Patent number: 7602665Abstract: A clock-generating circuit for forming internal clock signals by comparing a signal obtained by delaying, through a variable delay circuit, an input clock signal input through an external terminal with the input clock signal through a phase comparator circuit, and so controlling the delay time of the variable delay circuit that they are brought into agreement with each other, wherein the clock-generating circuit and an internal circuit to be operated by the clock signals formed thereby are formed on a common semiconductor substrate, and an element-forming region in which the clock-generating circuit is formed is electrically isolated from an element-forming region in which the digital circuit is constituted on the semiconductor substrate relying upon the element-isolation technology. The power-source passages, too, are formed independently of other digital circuits.Type: GrantFiled: July 8, 2008Date of Patent: October 13, 2009Assignee: Renesas Technology Corp.Inventors: Yuichi Okuda, Masaru Kokubo, Yoshinobu Nakagome, Hideharu Yahata, Hiroki Miyashita
-
Patent number: 7603194Abstract: A fabricating method for a system that includes a plurality of processing apparatuses connected to each other by an inter-apparatus transporter and a computer storing managing information of processing and transporting of semiconductor wafers. The processing apparatuses have an interface for loading and unloading a plurality of the semiconductor wafers that are contained in a carrier. The semiconductor waters are processed in processing chambers of the processing apparatuses and the result of processing is monitored. In the processing, a first carrier containing the plurality of the semiconductor wafers having been processed in the first processing apparatus is transported toward the second processing apparatus by the inter-apparatus transporter prior to unloading of a second carrier containing semiconductor wafers processed in the second processing apparatus, according to the managing information.Type: GrantFiled: May 28, 2008Date of Patent: October 13, 2009Assignee: Renesas Technology Corp.Inventors: Natsuki Yokoyama, Yoshifumi Kawamoto, Eiichi Murakami, Fumihiko Uchida, Kenichi Mizuishi, Yoshio Kawamura
-
Patent number: 7601635Abstract: For improving the reliability of a semiconductor device having a stacked structure of a polycrystalline silicon film and a tungsten silicide film, the device is manufactured by forming a polycrystalline silicon film, a tungsten silicide film and an insulating film successively over a gate insulating film disposed over the main surface of a semiconductor substrate, and patterning them to form a gate electrode having a stacked structure consisting of the polycrystalline silicon film and tungsten silicide film. The polycrystalline silicon film has two regions, one region formed by an impurity-doped polycrystalline silicon and the other one formed by non-doped polycrystalline silicon. The tungsten silicide film is deposited so that the resistivity of it upon film formation would exceed 1000 ??cm.Type: GrantFiled: July 3, 2007Date of Patent: October 13, 2009Assignee: Renesas Technology Corp.Inventors: Kentaro Yamada, Masato Takahashi, Tatsuyuki Konagaya, Takeshi Katoh, Masaki Sakashita, Koichiro Takei, Yasuhiro Obara, Yoshio Fukayama
-
Publication number: 20090253235Abstract: A method of manufacturing a semiconductor device with NMOS and PMOS transistors is provided. The semiconductor device can lessen a short channel effect, can reduce gate-drain current leakage, and can reduce parasitic capacitance due to gate overlaps, thereby inhibiting a reduction in the operating speed of circuits. An N-type impurity such as arsenic is ion implanted to a relatively low concentration in the surface of a silicon substrate (1) in a low-voltage NMOS region (LNR) thereby to form extension layers (61). Then, a silicon oxide film (OX2) is formed to cover the whole surface of the silicon substrate (1). The silicon oxide film (OX2) on the side surfaces of gate electrodes (51-54) is used as an offset sidewall. Then, boron is ion implanted to a relatively low concentration in the surface of the silicon substrate (1) in a low-voltage PMOS region (LPR) thereby to form P-type impurity layers (621) later to be extension layers (62).Type: ApplicationFiled: June 15, 2009Publication date: October 8, 2009Applicant: Renesas Technology Corp.Inventors: Kazunobu Ota, Hirokazu Sayama, Hidekazu Oda
-
Publication number: 20090250788Abstract: A semiconductor device includes a semiconductor substrate including a main surface; a plurality of first interconnections formed in a capacitance forming region defined on the main surface and extending in a predetermined direction, a plurality of second interconnections each adjacent to the first interconnection located at an edge of the capacitance forming region, extending in the predetermined direction, and having a fixed potential; and an insulating layer formed on the main surface and filling in between each of the first interconnections and between the first interconnection and the second interconnection adjacent to each other. The first interconnections and the second interconnections are located at substantially equal intervals in a plane parallel to the main surface, and located to align in a direction substantially perpendicular to the predetermined direction.Type: ApplicationFiled: June 16, 2009Publication date: October 8, 2009Applicants: Renesas Technology Corp., Renesas Device Design Corp.Inventors: Takashi OKUDA, Yasuo Morimoto, Yuko Maruyama, Toshio Kumamoto
-
Patent number: 7598020Abstract: A production method of a semiconductor device which includes the steps of exposing a resist coated on a substrate of a semiconductor device by projecting a light pattern on the substrate of the semiconductor device through an object lens, developing the resist exposed by the light pattern to form a wafer pattern with the resist, and etching the substrate on which the wafer pattern with the resist is formed. In the step of exposing, the light pattern projected on the substrate is formed by excimer laser light which is emitted from an annular shaped light source and which is passed through a mask having a phase shifter.Type: GrantFiled: April 29, 2005Date of Patent: October 6, 2009Assignee: Renesas Technology CorporationInventors: Minori Noguchi, Yukio Kenbo, Yoshitada Oshida, Masataka Shiba, Yasuhiro Yoshitaka, Makoto Murayama
-
Patent number: 7598171Abstract: A method of manufacturing a semiconductor device according to the present invention includes the steps of introducing first impurities of a first conductivity type into a main surface of a semiconductor substrate 1 to form a first impurity region, introducing second impurities of a second conductivity type to form a second impurity region, forming a first nickel silicide film on the first impurity region and forming a second nickel silicide film on the second impurity region, removing an oxide film formed on each of the first and second nickel silicide films by using a mixed gas having an NH3 gas and a gas containing a hydrogen element mixed therein, and forming a first conducting film on the first nickel silicide film and forming a second conducting film on the second nickel silicide film, with the oxide film removed.Type: GrantFiled: January 4, 2007Date of Patent: October 6, 2009Assignee: Renesas Technology Corp.Inventors: Kazuhito Ichinose, Akie Yutani
-
Patent number: 7598121Abstract: A method of manufacturing a semiconductor device includes the steps of: grinding the rear surface of a semiconductor wafer to reduce its thickness; flattening the rear surface of the semiconductor wafer; dividing the semiconductor wafer into a plurality of semiconductor chips; forming gold bumps on the electrodes of the plurality of semiconductor chips; applying NCP to the front surface of a packaging board; and arranging the semiconductor chips over the packaging board through the NCP and pressing the back surfaces of the semiconductor chips to flip-chip bond the semiconductor chips to the packaging board. Therefore, it is possible to prevent NCP from rising onto the back surfaces of the semiconductor chips at the time of flip-chip bonding, whereby separation and cracking caused by a high-temperature treatment for assembly and mounting of a semiconductor device can be prevented and the reliability of the semiconductor device can be improved.Type: GrantFiled: January 3, 2007Date of Patent: October 6, 2009Assignee: Renesas Technology Corp.Inventors: Nobuhiro Kinoshita, Jumpei Konno
-
Patent number: 7599214Abstract: Source contacts of driver transistors are short-circuited through the use of an internal metal line within a memory cell. This metal line is isolated from memory cells in an adjacent column and extends in a zigzag form in a direction of the columns of memory cells. Individual lines for transmitting the source voltage of driver transistors can be provided for each column, and the source voltage of driver transistors can be adjusted also in units of memory cell columns in the structure of single port memory cell.Type: GrantFiled: December 1, 2008Date of Patent: October 6, 2009Assignee: Renesas Technology Corp.Inventor: Koji Nii