Patents Assigned to STMicroelectronics Ltd.
-
Publication number: 20040227831Abstract: A logarithmic pixel is formed by a photodiode connected to a semiconductor device that is operating based upon a sub-threshold. A logarithmic output is taken from an output node connected to the pixel via an amplifier. To calibrate the pixel, the photodiode is isolated by a switch and a ramp voltage is applied as reference voltage to the amplifier. The ramp voltage acts across the constant internal capacitance of the pixel to produce in-pixel a constant current for calibration purposes.Type: ApplicationFiled: April 8, 2004Publication date: November 18, 2004Applicant: STMicroelectronics Ltd.Inventors: Graeme Storm, Jonathan Ephriam David Hurwitz
-
Patent number: 6818933Abstract: An active pixel array has the signal output of each pixel connected to a first column conductor, and a reset switch connected to a second column conductor. The first and second column conductors are connected to a read-reset amplifier. The read-reset amplifier operates in a first mode in which a reset voltage is applied to the second column line, and in a second mode in which pixel output signals are buffered from the first column line. The read-reset amplifier can also operate as a comparator forming part of an ADC circuit.Type: GrantFiled: October 4, 2002Date of Patent: November 16, 2004Assignee: STMicroelectronics Ltd.Inventors: Robert Henderson, Purcel Matthew, Jonathan Ephriam David Hurwitz
-
Publication number: 20040217359Abstract: A CMOS image sensing structure includes a photodiode, in which an epitaxial layer is on a P-type substrate. The photodiode includes an N-well collection node in the epitaxial layer. An isolation trench is provided around the collection node to provide better control of the width of the collection node. The collection node can be surrounded by P-wells or by epitaxial material. It can also be surrounded by epitaxial material with the isolation trench being outwardly extended to ensure compliance with existing design rules.Type: ApplicationFiled: February 25, 2004Publication date: November 4, 2004Applicant: STMicroelectronics LtdInventor: Jeffrey Raynor
-
Patent number: 6812058Abstract: Data is encoded in a solid state image sensor that includes a sensor pixel array by varying the color processing applied to at least some of the border pixels of the sensor pixel array. Data may be encoded in the color processing by varying the pattern of a color filter mosaic and by varying a pattern of a microlens array in accordance with a predetermined scheme. This scheme includes omission of color filter material and omission of the microlens array from selected pixels. The data, typically encoded in a binary format, is read by illuminating the sensor pixel array and by processing the output signals from the border pixels. The encoded data may include color process codes, mask revision codes and product codes.Type: GrantFiled: February 7, 2002Date of Patent: November 2, 2004Assignee: STMicroelectronics Ltd.Inventor: Carl Dennis
-
Publication number: 20040203237Abstract: A method of mounting an electronic component having at least one contact extending across a part of its undersurface may include providing a support smaller in area than the undersurface of the component and having a contact pad for connection to the contact. The contact pad may have a first portion extending across an upper surface of the support adjacent one edge and a second portion extending from the edge across a side surface of the support. The method may also include positioning the electronic component and the support with the undersurface of the component adjacent the upper surface of the support. This is done so that the first portion of the contact pad is aligned with and spaced apart from a first portion of the contact, and the second portion of the contact pad is aligned with and disposed inwardly of a second portion of the contact.Type: ApplicationFiled: February 27, 2004Publication date: October 14, 2004Applicant: STMICROELECTRONICS LTD.Inventor: Brian Laffoley
-
Publication number: 20040188728Abstract: A CMOS image sensor and method for making such a sensor includes a coating over the photosensing parts, wherein the coating performs a dual function. In fabrication, the coating prevents the formation of silicide, which is not optically opaque, on the photosensing parts. When the CMOS sensor is in use, the coating helps to couple light onto the photosensing parts, and therefore acts as an anti-reflective layer. The method of fabrication uses a self-aligning technique, which ensures pixel-to-pixel uniformity.Type: ApplicationFiled: February 19, 2004Publication date: September 30, 2004Applicant: STMicroelectronics Ltd.Inventor: Lindsay Grant
-
Patent number: 6763034Abstract: Connection ports for interconnecting functional modules in an integrated circuit are described. The connection ports provide enhanced functionality based around a common port primitive. This simplifies port design and selection and also allows a common packet protocol to be used for communication of packets across the packet router. In particular, there is improved functionality of target ports which allow out of order requests to be dealt with and out of order responses to be generated.Type: GrantFiled: October 1, 1999Date of Patent: July 13, 2004Assignee: STMicroelectronics, Ltd.Inventors: Andrew M. Jones, John A. Carey, Atsushi Hasegawa
-
Publication number: 20040114542Abstract: A receiver for receiving an incoming signal over a communication medium includes an echo canceller, which is adapted to receive an outgoing signal transmitted over the communication medium, and to process the outgoing signal using a set of variable processing coefficients in order to generate an echo cancellation signal. A summer combines the incoming signal with the echo cancellation signal so as to generate an echo-cancelled signal. An equalizer applies an equalization operation to the echo-cancelled signal so as to generate an equalized signal. A residual echo cancellation circuit processes the equalized signal so as to adaptively update the variable processing coefficients of the echo canceller.Type: ApplicationFiled: December 13, 2002Publication date: June 17, 2004Applicants: TIOGA TECHNOLOGIES LTD, STMicroelectronics Ltd.Inventor: Danny Stopler
-
Patent number: 6748577Abstract: A system for simplifying the programmable memory-to-logic interface in field programmable gate arrays (FPGAs) is provided. An interface may be used to isolate the general purpose routing architecture for intra-programmable logic blocks (PLBs) from the random access memory (RAM) address lines, data lines, and control lines. The PLBs and the input-output resources of the FPGA access the embedded memory (or RAM) using dedicated direct interconnects. Certain of these direct interconnects may originate from PLBs in the vicinity of the RAM. The remainder run between the input-output (IO) pads/routing and the RAM blocks. A bus routing architecture is also provided to combine the memories to emulate larger RAM blocks. This bus routing provides interconnection among RAM blocks and is isolated from the PLB routing resources.Type: GrantFiled: June 28, 2002Date of Patent: June 8, 2004Assignee: STMicroelectronics Ltd.Inventor: Ankur Bal
-
Patent number: 6722029Abstract: A method of mounting an electronic component having at least one contact extending across a part of its undersurface may include providing a support smaller in area than the undersurface of the component and having a contact pad for connection to the contact. The contact pad may have a first portion extending across an upper surface of the support adjacent one edge and a second portion extending from the edge across a side surface of the support. The method may also include positioning the electronic component and the support with the undersurface of the component adjacent the upper surface of the support. This is done so that the first portion of the contact pad is aligned with and spaced apart from a first portion of the contact, and the second portion of the contact pad is aligned with and disposed inwardly of a second portion of the contact.Type: GrantFiled: August 24, 2001Date of Patent: April 20, 2004Assignee: STMicroelectronics Ltd.Inventor: Brian Laffoley
-
Publication number: 20040068383Abstract: A chip includes CPU (12), memories (13,14) for programs and data, peripheral units (18,19) for interacting with the outside world, and an internal RC oscillator (17) for providing clock signals. One of the peripheral units (18) includes a timer counter incremented at a frequency derived from the RC oscillator. The method does not try to change the frequency of the RC oscillator. Instead, an external calibration source (21) is connected to a capture input of the timer unit to provide a signal having a reference frequency, e.g. the mains frequency. The counter is sampled on active edges of that signal, and the sampled values are processed to derive a calibration ratio. After these calibration steps, a software correction is applied to parameters handled by programs stored in memory based on the calibration ratio to compensate for frequency variations of the RC oscillator.Type: ApplicationFiled: June 30, 2003Publication date: April 8, 2004Applicants: STMICROELECTRONICS S.A., STMICROELECTRONICS LTDInventors: Hitesh Shah, Laurent Perier
-
Patent number: 6693415Abstract: A current source using a bandgap voltage circuit includes a current gain circuit between the output of the bandgap circuit and the current output transistor. On-off control is provided by a switchable bias circuit providing an ON potential to start the bandgap and a clamping circuit opening the feedback loop.Type: GrantFiled: May 31, 2002Date of Patent: February 17, 2004Assignee: STMicroelectronics Ltd.Inventor: Peter Johnson
-
Publication number: 20040027470Abstract: An image sensor has an array of pixels read by column circuits to provide reset and read samples on a pair of sample capacitors. To alleviate the effects of parasitic capacitance in the region of the sample capacitors, a modified timing arrangement is used. Both sample switches are operated simultaneously to pre-charge both sample capacitors with a pixel signal value. One sample switch is operated after reset to apply a reset value to one of the pre-charged sample capacitors.Type: ApplicationFiled: April 4, 2003Publication date: February 12, 2004Applicant: STMicroelectronics LtdInventors: Robert Henderson, Jonathan Ephriam David Hurwitz
-
Publication number: 20030231252Abstract: A solid state image sensor may include a pixel array of an active pixel type including three transistors and a photodiode for each pixel. Pixel reset values may be read out one row at a time and stored in a frame store. Pixel signal values may also be read out a row at a time. The stored reset values may be subtracted, for example, by a read/write/modify circuit to remove kTC noise. The readout of the reset and signal values may be interleaved, and the offset between read and reset for each row may be selected to control frame exposure.Type: ApplicationFiled: December 18, 2002Publication date: December 18, 2003Applicant: STMicroelectronics LtdInventors: Keith Findlater, Jonathan Ephriam David Hurwitz
-
Publication number: 20030227040Abstract: A solid state image sensor has an array of pixels in which each column has a reset voltage line and a read line. The sensor is reset and read a row at a time, with reset-related values held in a frame buffer for subsequent subtraction from read values. Reset-related values are derived in each column by sampling the voltage during reset on one capacitor and the voltage on release of reset on a second capacitor, and differencing these values to provide an output for the frame buffer. This provides a reduction in the size of frame buffer which would otherwise be required.Type: ApplicationFiled: April 1, 2003Publication date: December 11, 2003Applicant: STMicroelectronics LtdInventor: Robert Henderson
-
Publication number: 20030223649Abstract: A digital camera for capturing and processing images of different resolutions and a corresponding method for down-scaling a digital image are provided. The method includes forming an image of a real scene on an image sensor that is made up of a plurality of pixels arranged in a matrix. The method further includes addressing and reading pixels in the matrix to obtain analog quantities related to the pixels luminance values, converting the analog quantities from the pixels matrix into digital values, and processing the digital values to obtain a data file representing the image of the real scene. To reduce computation time and power consumption, the addressing and reading of the pixels includes selecting a group of pixels from the matrix, and storing the analog quantities related to the pixels of the selected group of pixels into an analog storing circuit. The stored analog quantities are averaged to obtain an analog quantity corresponding to an average pixel luminance value.Type: ApplicationFiled: February 7, 2003Publication date: December 4, 2003Applicants: STMicroelectronics S.r.l., STMicroelectronics Ltd.Inventors: Keith Findlater, Robert Henderson, Stewart Smith, Jonathan Hurwitz, Mirko Guarnera
-
Publication number: 20030218195Abstract: A solid state image sensor has an array of pixels formed on an epitaxial layer on a substrate. Each pixel is relatively large so that it has a high light collecting ability, such as 40-60 &mgr;m, but the pixel photodiode is relatively small so that it has a low capacitance, such as 4-6 &mgr;m. Active elements of the pixel photodiode are formed in wells that are spaced away from the pixel photodiode so that the latter is surrounded by epitaxial material.Type: ApplicationFiled: March 27, 2003Publication date: November 27, 2003Applicant: STMicroelectronics Ltd.Inventor: Jeff Raynor
-
Patent number: 6650162Abstract: A digital clock generator circuit with built-in frequency and duty cycle control may include a pulse generator for generating a start pulse. The pulse generator may be connected to a ring oscillator to generate multiple signals having a specified frequency and programmable duty cycles. The oscillator may further be connected to a multiplexer which selectively connects one output of the ring oscillator to a final output to produce a signal of the specified frequency and specified duty cycle. The duty cycle may be adjustable over a wide range and across the full frequency band of operation.Type: GrantFiled: November 20, 2001Date of Patent: November 18, 2003Assignee: STMicroelectronics Ltd.Inventor: Prashant Dubey
-
Patent number: 6646465Abstract: A programmable logic device may include a programmable interconnect structure and a plurality of configurable logic elements including data latches interconnected by the interconnect structure. At least one of the configurable logic elements may be configurable as both a shift register and a lookup table. Also, the shift register may be enabled to operate as a bi-directional shift register by the inclusion of a first circuit for configuring the data latches either as series-connected inverters during a shift operation or as data latches after each shift operation. A second circuit for selecting a direction of shifting may also be included, as well as a third circuit for supplying data to the input of the shift register as determined by the direction of shifting.Type: GrantFiled: February 7, 2002Date of Patent: November 11, 2003Assignee: STMicroelectronics Ltd.Inventor: Ankur Bal
-
Patent number: 6642743Abstract: A system for relatively rapidly configuring reconfigurable devices with a plurality of latches is provided. The number of clock cycles for loading the configuration data may be reduced by a substantial amount, and the fidelity of data loaded into the configuration latches may be relatively high. The invention also incorporates procedures for configuring multiple reconfigurable devices, which are similar to daisy chaining techniques.Type: GrantFiled: February 7, 2002Date of Patent: November 4, 2003Assignee: STMicroelectronics Ltd.Inventor: Ankur Bal