Patents Assigned to Texas Instruments
-
Patent number: 7006585Abstract: A transition between values of two successive bits is detected. The bit after the transition is used as one of the recovered bits. A recovery circuit may independently generate a sampling clock based on an analog signal, and sample the analog signal at time points specified by the sampling clock to generate multiple data bits. A multiplexor is used to provide a bit after the transition instead of a bit generated by the recovery circuit. As all bits after transition are recovered, data encoded in an analog signal may be recovered accurately.Type: GrantFiled: December 31, 2001Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventor: Krishnan Santhana Rengarajan
-
Patent number: 7006023Abstract: Digitizing a signal includes sampling and holding an analog signal to yield a sampled signal, where the analog signal includes information. The sampled signal is filtered at a passive filter circuit to yield a filtered signal. The passive filter circuit includes at least one passive element and the filtered signal is characterized by a bandpass response. The filtered signal is quantized to yield a digital signal, where the digital signal corresponds to the analog signal and the digital signal includes the information.Type: GrantFiled: September 12, 2003Date of Patent: February 28, 2006Assignee: Texas Instruments Inc.Inventor: Feng Chen
-
Patent number: 7007052Abstract: Systems and methods for determining coefficients a filter are disclosed. The filter coefficients are computed by determining a sine of an input value and an inverse of the input value. The sine of the input signal and the inverse of the input signal are multiplied together to form a sinc value of the input value. The sinc value is employed to determine the coefficient. The system and method can be repeated to compute any number of filter coefficients in real-time. The sine of the input signal is computed utilizing a memory lookup table. The memory lookup table includes pairs of uniformly distnbuted values for the sine and cosine functions in the range of 0 to ?. The inverse of the input value is computed using an inverse memory lockup table, a most significant digit and a remainder. The coefficient is then computed from a product of the sine of the input signal and the inverse of the input signal. Thus, the coefficient is computable in real-time without the use of previously computed and stored coefficients.Type: GrantFiled: October 30, 2001Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Zhongnong Jiang, Rustin W. Allred
-
Patent number: 7006589Abstract: A transmitter (10) based on a frequency synthesizer includes an LC tank (12) of a digitally controlled oscillator (DCO) with various arrays of capacitors. The LC tank 12 is divided into two major groups that reflect two general operational modes: acquisition and tracking. The first group (process/voltage/temperature and acquisition) approximately sets the desired center frequency of oscillation initially, while the second group (integer and fractional tracking) precisely controls the oscillating frequency during the actual operation. For highly accurate outputs, dynamic element matching (DEM) is used in the integer tracking controller to reduce non-linearities caused by non-uniform capacitor values. Also, a preferred range of the integer tracking capacitor array may be used for modulation after the selected channel has been acquired. A digital sigma-delta modulator circuit (50) drives a capacitor array (14d) in response to the fractional bits of the error word.Type: GrantFiled: November 30, 2001Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Robert B. Staszewski, Ken Maggio
-
Patent number: 7005745Abstract: A method for reducing gold embrittlement in solder joints, and a copper-bearing solder according to the method, are disclosed. Embodiments of the invention comprise adding copper to non-copper based solder, such as tin-lead solder. The embodiments may further comprise using the copper-bearing solder as a solder interconnect on a gold-nickel pad.Type: GrantFiled: January 22, 2004Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventor: Kejun Zeng
-
Patent number: 7006626Abstract: A subscriber line interface circuit is provided that posses an output impedance that may be greater than about 2.2 Kohms at at least some frequencies associated ADSL communications. In at least some embodiments, such ADSL frequencies include frequencies greater than about 30 KHz. In some embodiments, the subscriber line interface circuit includes an output driver that provides voice signals on a telephone line on which digital data is also provided by a data driver and a filter coupled to the output driver wherein the output impedance of the subscriber line interface circuit is greater than about 2.2 Kohms at at least some frequencies greater than 30 KHz.Type: GrantFiled: April 30, 2003Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventor: Raman Sargis
-
Patent number: 7006268Abstract: The present invention provides methods and apparatus for combining a pivoting mirror and support bracket such that the support bracket transmits little or no stresses to the torsional hinges of the mirror. The bracket includes an isolation slot extending from one edge toward a second edge and then preferably around the mounting areas of the hinge such that stresses applied to the mounting bracket will not be transmitted to each side of the mirror and thereby stress the mirror.Type: GrantFiled: May 11, 2004Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventor: John W. Orcutt
-
Patent number: 7005361Abstract: In one embodiment, an integrated circuit includes a thin film resistor, which includes a resistor material that has been deposited on a substrate surface within a channel defined by opposing first and second portions of a stencil structure formed on the substrate surface, the resistor material having an initial width determined by a width of the channel. The stencil structure has been adapted to receive a planarizing material that protects against reduction of the initial width of the resistor material during subsequent process steps for removing the stencil structure. A head mask overlays an end portion of the thin film resistor and a dielectric overlays the head mask, the dielectric defining a via formed in the dielectric above a portion of the head mask. A conductive material has been deposited in the via, coupled to the portion of the head mask and electrically connecting the thin film resistor to other components of the integrated circuit.Type: GrantFiled: June 24, 2004Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Siang Ping Kwok, Eric W. Beach, Philipp Steinmann
-
Patent number: 7005101Abstract: The mold for a thin package uses a gate which has a high aspect ratio, about 30 degrees or greater throughout the length of the gate. Additionally, the depth of the gate goes to zero at a point outside of the area of the finished package, but within the dam bars, so that the leadframe space acts as a virtual gate. This reduces the need for trimming and lowers stress on the finished package.Type: GrantFiled: March 3, 2003Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventor: Selvarajan Murugan
-
Patent number: 7005354Abstract: Depletion drain-extended MOS transistor devices and fabrication methods for making the same are provided, in which a compensated channel region is provided with p and n type dopants to facilitate depletion operation at Vgs=0, and an adjust region is implanted in the substrate proximate the channel side end of the thick gate dielectric structure for improved breakdown voltage rating. The compensated channel region is formed by overlapping implants for an n-well and a p-well, and the adjust region is formed using a Vt adjust implant with a mask exposing the adjust region.Type: GrantFiled: September 23, 2003Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Shanjen Pan, James R. Todd, Sameer Pendharkar, Tsutomu Kubota, Pinghai Hao
-
Patent number: 7006423Abstract: A mark detecting circuit that stably and reliably detects the marks for address information from an optical disk having tracks formed in a spiral shape and having waviness with a fixed period. In the land pre-pit signal extracting portion 12, by means of first bottom envelope circuit 32 with a high tracking speed, first bottom envelope signal Sbtm1 that represents at high sensitivity the bottom envelope of push-pull signal (SA+SB)?(SC+SD) is generated; and, by means of second bottom envelope circuit 34 with a low tracking speed, second bottom envelope signal Sbtm2 that represents at low sensitivity the bottom envelope waveform of push-pull signal (SA+SB)?(SC+SD) is generated. Then, with the signal, obtained by level shift treatment of said second bottom envelope signal Sbtm2 using offset circuit 36, used as threshold signal Sref, first bottom envelope signal Sbtm1 is converted to a binary form. And land pre-pit signal SLPP is extracted from push-pull signal (SA+SB)?(SC+SD).Type: GrantFiled: November 10, 2003Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Koyu Yamanoi, Eiichi Saiki
-
Patent number: 7006813Abstract: The application of a non-zero voltage offset to rotating capacitors 1111 and 1112 permit the use of a single positive voltage supply. However, the precharging of the rotating capacitors 1111 and 1112 is power inefficient. A power efficient and low-noise precharging operation is realized through the sharing of the charge on a feedback capacitor 1075 and 1080 that is significantly larger than the rotating capacitors 1111. Once a precharging operation is complete, the charge on the feedback capacitor 1075 and 1080 is refreshed from its residual charge level (rather than zero charge level) to a desired charge level.Type: GrantFiled: May 16, 2002Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Robert B. Staszewski, Khurram Muhammad, Chih-Ming Hung, Dirk Leipold
-
Patent number: 7006115Abstract: A digital display unit which receives horizontal lines of unequal length in a V-active region and computes an average length of the lines. The average is used to generate horizontal line demarkers in the V-blank (vertical blank) region. The demarkers specify the transition from one line to the other. Such a feature is useful in spread spectrum clocking (SSC) based display signals in which HSYNC signals may also not be available to determine the transitions from one line to another in the V-blank region.Type: GrantFiled: June 24, 2002Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Jayawardan Janardhanan, Deepak Khanchandani, Ramanujam Thodur Madabusi
-
Patent number: 7006521Abstract: A digital signal processing system includes multiple processor subsystems, an external input/output port (XPORT), and an XPORT arbiter. The processor subsystems each include a processor core and a DMA controller. The XPORT arbiter arbitrates between the processor cores and between the DMA controllers, and further arbitrates between processor control or DMA control of the XPORT. Upon a request signal from a DMA controller, the XPORT arbiter asserts a hold signal to the processor cores. The processor cores respond by asserting a hold acknowledge signal. A processor core will delay the hold acknowledge signal until through with the XPORT. The arbiter, then asserts a grant signal to the DMA controller requesting access. The arbiter may assert a grant signal to a processor core requesting access. However, the processor core's access will be stalled as long as the hold signal is asserted.Type: GrantFiled: November 8, 2001Date of Patent: February 28, 2006Assignee: Texas Instruments Inc.Inventors: Duy Q. Nguyen, Harland Glenn Hopkins, Jay B. Reimer, Yi Luo, Tai H. Nguyen, Kevin A. McGonagle
-
Patent number: 7005752Abstract: A semiconductor device including a contact pad and circuit metallization on the surface of an integrated circuit (IC) chip comprises a stack of protection layers over the surface of the chip. The stack consists of a first inorganic layer (303, preferably silicon nitride) on the chip surface, followed by a polymer layer (306, preferably benzocyclobutene) on the first inorganic layer (303), and finally an outermost second inorganic layer (310, preferably silicon dioxide) on the polymer layer (303). A window (301a) in the stack of layers exposes the metallization (301) of the IC. A patterned seed metal layer (307, preferably copper) is on the metallization (301) in the window and on the second inorganic layer (310) around the window. A buffer metal layer (308, preferably copper) is positioned on the seed metal layer (307). A metal reflow element (309) is attached to the buffer metal (308).Type: GrantFiled: October 20, 2003Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Christo P. Bojkov, Orlando F. Torres
-
Patent number: 7007267Abstract: The invention relates to a method for transparently writing to shared memory when debugging a multiple processor system. In this method, a software memory map reflecting the memory usage of the processors in the system to be debugged is created. Two or more debug sessions associated with processors in the system are activated. When a debug session makes a write request to a shared memory location, a check is made to see if the processor associated with that debug session has write access to the shared memory location. If it does, that processor is used to execute the write. If it does not, the software memory map is searched to find a processor that does have write access to the shared memory location and that processor is used to execute the write.Type: GrantFiled: December 3, 2001Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventors: Jeff L. Hunter, Mark L. Buser, Bruce W. C. Lee, Imtaz Ali
-
Patent number: 7005719Abstract: An apparatus comprising an integrated circuit structure is provided. The integrated circuit structure comprises a substrate and a photoreceiver. The substrate has a first side and a second side opposite the first side and includes a first light passage area operable to allow light to pass through. The photoreceiver has an aperture located on a first side of the photoreceiver and is flip-chip mounted to the substrate such that the first side of the photoreceiver faces the second side of the substrate. The photoreceiver is operable to translate light signals received through the aperture into digital signals and to transmit the digital signals. The first light passage area is aligned with the aperture of the photoreceiver such that the light signals may be received through the light passage area and into the aperture of the photoreceiver.Type: GrantFiled: February 27, 2004Date of Patent: February 28, 2006Assignee: Texas Instruments IncorporatedInventor: Kenji Masumoto
-
Publication number: 20060038624Abstract: An nth-order oscillator system for providing a resonating signal, a method of generating a resonating signal and a communications system. In one embodiment, the nth-order oscillator system, n being greater than two, includes (1) an amplifier configured to provide an intermediate signal and (2) a feedback loop including an nth-order complex LC tank and configured to generate the resonating signal by feeding back a complex-filtered form of the intermediate signal to the amplifier.Type: ApplicationFiled: August 23, 2004Publication date: February 23, 2006Applicant: Texas Instruments IncorporatedInventors: Chih-Ming Hung, Robert Staszewski, Dirk Leipol
-
Publication number: 20060038272Abstract: A device comprising a first die enclosed in a wafer scale package, said first die adapted to mate with a printed circuit board (“PCB”) via solder bumps. The device further comprises a second die enclosed in a wafer scale package and electrically connected to a surface of the first die facing the PCB to form a die stack.Type: ApplicationFiled: August 17, 2004Publication date: February 23, 2006Applicant: Texas Instruments IncorporatedInventor: Darvin Edwards
-
Publication number: 20060039489Abstract: A method for providing closed-loop transmit precoding between a transmitter and a receiver, includes defining a codebook that includes a set of unitary rotation matrices. The receiver determines which preceding rotation matrix from the codebook should be used for each sub-carrier that has been received. The receiver sends an index to the transmitter, where the transmitter reconstructs the precoding rotation matrix using the index, and precodes the symbols to be transmitted using the preceding rotation matrix. An apparatus that employs this closed-loop technique is also described.Type: ApplicationFiled: July 15, 2005Publication date: February 23, 2006Applicant: Texas Instruments IncorporatedInventors: Muhammad Ikram, Eko Onggosanusi, Vasanthan Raghavan, Anand Dabak, Srinath Hosur, Badrinarayanan Varadarajan