Patents Assigned to Texas Instruments
-
Patent number: 12143105Abstract: In examples, an apparatus includes a first transistor, voltage source, resistor, second transistor, third transistor, and capacitor. The first transistor has a first gate, first source, and first drain, in which the first source is coupled to a first voltage terminal. The resistor is coupled between the first gate and the voltage source. The voltage source is coupled between the resistor and the first voltage terminal. The second transistor has a second gate, a second source, and a second drain, in which the second gate is coupled to the first drain, and the second source is coupled to the first voltage terminal. The third transistor has a third gate, a third source, and a third drain, in which the third drain is coupled to the second drain, and the third source is coupled to a ground terminal. The capacitor is coupled between the first drain and the third gate.Type: GrantFiled: February 28, 2023Date of Patent: November 12, 2024Assignee: Texas Instruments IncorporatedInventors: Arlo Aude, Alex Wu, Madusudanan Srinivasan Gopalan
-
Patent number: 12141333Abstract: In at least some embodiments, a system comprises a processor and a direct memory access (DMA) subsystem coupled to the processor. The system further comprises a component coupled to the DMA subsystem via an interconnect employing security rules, wherein, if the component requests a DMA channel, the DMA subsystem restricts usage of the DMA channel based on the security rules.Type: GrantFiled: August 21, 2017Date of Patent: November 12, 2024Assignee: Texas Instruments IncorporatedInventor: Gregory R. Conti
-
Patent number: 12143610Abstract: A video encoder including a first buffer containing a plurality of data values defining a macroblock of pixels of a video frame. The video encoder also includes a second buffer and an entropy encoder coupled to the first and second buffers and configured to encode a macroblock based on another macroblock. The entropy encoder identifies a subset of the data values from the first buffer defining a given macroblock and copies the identified subset to the second buffer, the subset of data values being just those data values used by the entropy encoder when subsequently encoding another macroblock.Type: GrantFiled: April 21, 2023Date of Patent: November 12, 2024Assignee: Texas Instruments IncorporatedInventors: Shyam Jagannathan, Naveen Srinivasamurthy
-
Patent number: 12137081Abstract: A microcontroller is provided and comprises a central repository, a processing device, and a firewall. Rule repository memory in the central repository stores one or more access rules defining an access permission of a software context to one or more target resources of the microcontroller. The firewall receives a bus transaction initiated based on an instruction and determines whether any access rule stored in memory of the firewall defines the access permission of the software context to a destination resource. If no access rule stored in the firewall memory defines the access permission, the firewall communicates a miss query condition to the central repository. The central repository searches the rule repository memory for an access rule defining the access permission of the software context to the destination resource, and if a related access rule is found, the related access rule is stored in the firewall memory.Type: GrantFiled: September 9, 2021Date of Patent: November 5, 2024Assignee: Texas Instruments IncorporatedInventors: Robin O. Hoel, Eric Peeters, Prithvi Shankar Yeyyadi Anantha, Aniruddha Periyapatna Nagendra, Shobhit Singhal, Ruchi Shankar, Prachi Mishra
-
Patent number: 12135646Abstract: A method includes receiving, by a level two (L2) controller, a first request for a cache line in a shared cache coherence state; mapping, by the L2 controller, the first request to a second request for a cache line in an exclusive cache coherence state; and responding, by the L2 controller, to the second request.Type: GrantFiled: May 30, 2023Date of Patent: November 5, 2024Assignee: Texas Instruments IncorporatedInventors: Abhijeet Ashok Chachad, David Matthew Thompson, Timothy David Anderson, Kai Chirca
-
Publication number: 20240364354Abstract: In one example, a circuit comprises: a current source having a current output; a switch coupled between the current output and a current terminal, the switch having a switch control input; a pulse signal generator having pulse signal outputs, the pulse signal generator configured to provide pulse signals having different pulse widths at the pulse signal outputs; and a multiplexor circuit having pulse signal inputs, a selection input and a selected pulse signal output, the selected pulse signal output coupled to the switch control input, and the pulse signal inputs coupled to the pulse signal outputs.Type: ApplicationFiled: June 28, 2023Publication date: October 31, 2024Applicant: Texas Instruments IncorporatedInventors: Avishek Biswas, Hetul Sanghvi
-
Patent number: 12132386Abstract: In described examples, an integrated circuit (IC) includes an isolation, an input/output (IO), and a low power mode (LPM) control logic. The isolation includes a level shift with pull-down configured to weakly pull down the voltage of signals that travel through the isolation. The IO includes an input and a physical connector for coupling to a power management IC. The IO provides an asserted-low LPM enable signal to the physical connector in response to the IO input. An output of the LPM control logic is coupled via the isolation to the input of the IO. The LPM control logic provides a high voltage signal to the input of the IO as a default during power on reset (POR) of the IC. The pull-down pulls the LPM enable signal voltage to the asserted low voltage in response to a voltage of the LPM enable signal falling below a threshold.Type: GrantFiled: January 27, 2023Date of Patent: October 29, 2024Assignee: Texas Instruments IncorporatedInventors: Venkateswar Kowkutla, Kazunobu Shin, Venkateswara Pothireddy, Siva Kothamasu, John Apostol, Raghavendra Santhanagopal, Rajagopal Kollengode Ananthanarayanan, Rejitha Nair, Charles Gerlach, Ravi Teja Reddy
-
Patent number: 12131504Abstract: Techniques for image processing including receiving input image data, wherein the input image data includes data associated with a clear color channel, receiving a color offset value associated with a color channel, wherein color values for the color channel are not provided in the input image data, based on the color offset value, generating intermediate estimated color values for the color channel, wherein generating the intermediate estimated color values includes: clipping color values that have a magnitude greater than the color offset value, and adjusting color values that have a magnitude less than the color offset value based on the color offset value, applying a color correction function to the intermediate estimated color values based on the color offset value to determine color corrected estimated color values, and outputting the color corrected estimated color values.Type: GrantFiled: November 30, 2021Date of Patent: October 29, 2024Assignee: Texas Instruments IncorporatedInventors: Gang Hua, Mihir Narendra Mody, Niraj Nandan, Shashank Dabral, Rajasekhar Reddy Allu, Denis Roland Beaudoin
-
Patent number: 12130328Abstract: The disclosure describes a process and apparatus for accessing devices on a substrate. The substrate may include only full pin JTAG devices (504), only reduced pin JTAG devices (506), or a mixture of both full pin and reduced pin JTAG devices. The access is accomplished using a single interface (502) between the substrate (408) and a JTAG controller (404). The access interface may be a wired interface or a wireless interface and may be used for JTAG based device testing, debugging, programming, or other type of JTAG based operation.Type: GrantFiled: April 17, 2023Date of Patent: October 29, 2024Assignee: Texas Instruments IncorporatedInventor: Lee D. Whetsel
-
Patent number: 12130329Abstract: An example apparatus includes a buffer configured to, when enabled: obtain an input voltage; and provide the input voltage to a first boundary cell; and a second boundary cell configured to, when the apparatus is used in analog mode and a boundary scan occurs disable the buffer.Type: GrantFiled: February 28, 2023Date of Patent: October 29, 2024Assignee: Texas Instruments IncorporatedInventors: Prasanth Viswanathan Pillai, Swathi Gangasani, Vaskar Sarkar
-
Publication number: 20240356511Abstract: In one example, an apparatus comprises a control circuit, a first power stage, and a second power stage. The control circuit has an input, first control outputs, and second control outputs, the control circuit including a modulated signal generator coupled between the input and the first control outputs and an amplifier coupled between the input and the second control outputs. The first power stage has first control inputs and a first power stage output, the first control inputs coupled to the first control outputs. And the second power stage has second control inputs and a second power stage output, the second control inputs coupled to the second control outputs.Type: ApplicationFiled: July 2, 2024Publication date: October 24, 2024Applicant: Texas Instruments IncorporatedInventors: Yinglai Xia, Yogesh Ramadass
-
Patent number: 12125122Abstract: A technique including receiving an image stream for processing; processing the received image stream in a real time mode of operation; outputting an indication that an image processing pipeline has begun processing the received image stream; receiving, in response to the indication, first configuration information associated with test data for testing the image processing pipeline; switching the image processing pipeline to a non-real time mode of operation to process the test data based on the first configuration information during a vertical blanking period of the received image stream; loading the test data from an external memory; switching an input of the image processing pipeline from the image stream to the test data; determining a checksum based on the processed test data; comparing the determined checksum to an expected checksum to determine that the test data was successfully processed; and outputting an indication that the test data was successfully processed.Type: GrantFiled: December 20, 2021Date of Patent: October 22, 2024Assignee: Texas Instruments IncorporatedInventors: Mihir Narendra Mody, Niraj Nandan, Ankur Ankur, Mayank Mangla, Prithvi Shankar Yeyyadi Anantha
-
Patent number: 12124374Abstract: Disclosed embodiments provide a technique in which a memory controller determines whether a fetch address is a miss in an L1 cache and, when a miss occurs, allocates a way of the L1 cache, determines whether the allocated way matches a scoreboard entry of pending service requests, and, when such a match is found, determine whether a request address of the matching scoreboard entry matches the fetch address. When the matching scoreboard entry also has a request address matching the fetch address, the scoreboard entry is modified to a demand request.Type: GrantFiled: November 15, 2022Date of Patent: October 22, 2024Assignee: Texas Instruments IncorporatedInventors: Oluleye Olorode, Ramakrishnan Venkatasubramanian
-
Patent number: 12124728Abstract: A method of clearing of registers and logic designs with AND and OR logics to propagate the zero values provided to write enable signal buses upon the execution of clear instruction of more than one registers, allowing more than one architecturally visible registers to be cleared with one signal instruction regardless of the values of data buses.Type: GrantFiled: July 17, 2023Date of Patent: October 22, 2024Assignee: Texas Instruments IncorporatedInventors: Timothy David Anderson, Duc Quang Bui, Soujanya Narnur
-
Patent number: 12125811Abstract: An embodiment semiconductor structure includes a metal layer. The semiconductor structure also includes a redistribution layer (RDL) structure including an RDL platform and a plurality of RDL pillars disposed between the RDL platform and the metal layer. Additionally, the semiconductor structure includes an under-bump metal (UBM) layer disposed on the RDL platform and a solder bump disposed on the UBM layer, where the UBM layer, the RDL platform, and the RDL pillars form an electrical connection between the solder bump and the metal layer.Type: GrantFiled: June 15, 2018Date of Patent: October 22, 2024Assignee: Texas Instruments IncorporatedInventors: Indumini W. Ranmuthu, Manoj Kumar Jain, Tracy Scott Paulsen
-
Patent number: 12124633Abstract: A mobile device, such as a smart phone, is provided with a camera. Digital content displayed on display screen of the mobile device may be manipulated in response to natural movements of the mobile device by a user. Motion of the mobile device is detected relative to a nearby textured surface by analyzing images of the textured surface. The displayed digital content is manipulated in response to the detected motion of the mobile device.Type: GrantFiled: March 31, 2022Date of Patent: October 22, 2024Assignee: Texas Instruments IncorporatedInventor: Vinay Sharma
-
Patent number: 12120333Abstract: A method and apparatus for parallel context processing for example for high coding efficient entropy coding in HEVC. The method comprising retrieving syntax element relating to a block of an image, grouping at least two bins belonging to similar context based on the syntax element, and coding the grouped bins in parallel.Type: GrantFiled: September 1, 2023Date of Patent: October 15, 2024Assignee: Texas Instruments IncorporatedInventors: Madhukar Budagavi, Mehmet U. Demircin, Vivienne Sze
-
Patent number: 12119826Abstract: An example apparatus includes multiplexer circuitry configured to couple a communication module to at least one of a data bus input or a test signal; and embedded pattern generator (EPG) circuitry coupled to the multiplexer circuitry, the EPG circuitry including: clock divider circuitry including a plurality of clock outputs, the clock divider circuitry configured to be coupled to an output of a clock, the plurality of clock outputs configured to be of a frequency equal to a division of a frequency of the output of the clock; a multiplexer including a multiplexer output, the multiplexer configured to couple one of the plurality of clock outputs to the multiplexer output; and signal generator circuitry including an input clock, an EPG input, and a plurality of data outputs, the input clock coupled to the multiplexer output, the signal generator circuitry configured to generate a data stream.Type: GrantFiled: June 24, 2022Date of Patent: October 15, 2024Assignee: Texas Instruments IncorporatedInventors: Srinivasa Chakravarthy, Prasanth Viswanathan Pillai, Mohammed Arif, Bhargov Bora
-
Patent number: 12117490Abstract: Testing of an electrical device is achieved by providing a test access mechanism within the device that can receive scan frames from an external tester. The received scan frames contain stimulus data to be applied to circuitry within the device to be tested, a command for enabling a test control operation, and a frame marker bit to indicate the end of the scan frame pattern. The inputting of scan frames can occur continuously and simultaneous with a commanded test control operation.Type: GrantFiled: April 24, 2023Date of Patent: October 15, 2024Assignee: Texas Instruments IncorporatedInventor: Lee D. Whetsel
-
Patent number: 12118358Abstract: Software instructions are executed on a processor within a computer system to configure a streaming engine with stream parameters to define a multidimensional array. The stream parameters define a size for each dimension of the multidimensional array and a specified width for a selected dimension of the array. Data is fetched from a memory coupled to the streaming engine responsive to the stream parameters. A stream of vectors is formed for the multidimensional array responsive to the stream parameters from the data fetched from memory. When the selected dimension in the stream of vectors exceeds the specified width, the streaming engine inserts null elements into each portion of a respective vector for the selected dimension that exceeds the specified width in the stream of vectors. Stream vectors that are completely null are formed by the streaming engine without accessing the system memory for respective data.Type: GrantFiled: January 25, 2022Date of Patent: October 15, 2024Assignee: Texas Instruments IncorporatedInventors: Son Hung Tran, Shyam Jagannathan, Timothy David Anderson