Patents Examined by Fernando Toledo
  • Patent number: 6303429
    Abstract: Capacitors are formed in the trenches made in an interlayer insulator made of silicon oxide. An insulating film (e.g., a silicon nitride film) is provided on the sides of each trench of the interlayer insulator. A storage electrode made of ruthenium or the like is provided in each trench of the interlayer insulator. A capacitor insulating film made of BSTO or the like is formed on the storage electrode. A plate electrode made of ruthenium or the like is formed on the capacitor insulating film. The plate electrode is common to all capacitors provided. Any two adjacent capacitors are electrically isolated by the interlayer insulator and the insulating film provided on the sides of the trenches of the interlayer insulator.
    Type: Grant
    Filed: October 2, 2000
    Date of Patent: October 16, 2001
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yutaka Ishibashi, Yusuke Kohyama, Tohru Ozaki
  • Patent number: 6297063
    Abstract: A circuit device is disclosed comprising at least two circuit layers interconnected with a plurality of substantially equi-length nanowires disposed therebetween. The nanowires may comprise composites, e.g., having a heterojunction present along the length thereof, to provide for a variety of device applications. Also disclosed is a method for making the circuit device comprising growing a plurality of nanowires in-situ on at least one circuit substrate and then interconnecting the nanowires to a mating substrate.
    Type: Grant
    Filed: October 25, 1999
    Date of Patent: October 2, 2001
    Assignee: Agere Systems Guardian Corp.
    Inventors: Walter L. Brown, Sungho Jin, Wei Zhu
  • Patent number: 6297109
    Abstract: A method of forming shallow junction MOSFETs is achieved. A gate oxide layer is formed overlying a substrate. A first electrode layer, of polysilicon or metal, is deposited. A silicon nitride layer is deposited. The silicon nitride layer and the first electrode layer are etched through to form temporary MOSFET gates. Ions are implanted into the substrate to form lightly doped junctions. A spacer layer is deposited. The spacer layer and the gate oxide layer are anisotropically etched to form sidewall spacers. Ions are implanted into the substrate to form heavily doped junctions. The silicon nitride layer is etched away. A second electrode layer, of polysilicon or metal, is deposited overlying the substrate, the sidewall spacers, and the first polysilicon layer. The second electrode layer is polished down to the top surfaces of the sidewall spacers to complete the MOSFETs and to form permanent gates and conductive connections to the source and drain junctions.
    Type: Grant
    Filed: August 19, 1999
    Date of Patent: October 2, 2001
    Assignees: Chartered Semiconductor Manufacturing Ltd., National University of Singapore
    Inventors: Lap Chan, Cher Liang Cha, Ravishankar Sundaresan
  • Patent number: 6287914
    Abstract: A memory cell of a DRAM is reduced in size by making the width of a bit line finer than the minimum size determined by the limit of resolution of a photolithography. The bit line is made fine by forming a silicon oxide film on the inside wall of a wiring trench formed in a silicon oxide film and by forming the bit line inside the silicon oxide film. The silicon oxide film formed in the trench is deposited so that the silicon oxide film has a thickness thinner than half the width of the wiring trench and in the fine gap inside the silicon oxide film is buried a metal film to be the material of the bit line.
    Type: Grant
    Filed: August 17, 2000
    Date of Patent: September 11, 2001
    Assignee: Hitachi, Ltd.
    Inventors: Hiroyuki Uchiyama, Atsushi Ogishima, Shoji Shukuri
  • Patent number: 6287942
    Abstract: A fully hermetically sealed semiconductor chip and its method of manufacture. The semiconductor chip of the present invention is fully hermetically sealed on both sides and the edges thereof through the use of suitable coatings applied thereto, such as glass, to prevent an environmental attack of the semiconductor chip. The fully hermetically sealed semiconductor chip of the present invention does not require the use of a separate package for the hermetic sealing of the chip, thereby reducing the size of such a chip. The method of the manufacture of the semiconductor chip of the present invention provides a simple process the fully hermetic sealing of both sides and the edges of the semiconductor chip out the use of a separate package.
    Type: Grant
    Filed: March 3, 2000
    Date of Patent: September 11, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Warren M. Farnworth, Salman Akram, Alan G. Wood
  • Patent number: 6258645
    Abstract: The present invention provides a CMOS process, wherein a halo structure can be fabricated without employing an additional lithographic mask for protecting the transistors of the opposite conductivity during a halo implant. The halo implant has a projected range or depth that lies in the range of an LIP implant or a counter-doping implant in the well containing the transistors of the opposite conductivity. The LIP or counter-doping implant effectively cancels the halo impurities.
    Type: Grant
    Filed: January 12, 2000
    Date of Patent: July 10, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Woo Tag Kang
  • Patent number: 6258678
    Abstract: A process for forming a SAC opening, in a composite insulator layer, to expose an active device region in a semiconductor substrate, has been developed. The process features a RIE procedure, used to selectively define a first portion of the SAC opening, in a thick silicon oxide layer, with the RIE procedure terminating at the appearance of a polymer material, formed on the surface of an underlying, thin silicon nitride stop layer, at the conclusion of thick silicon oxide, dry etching procedure. A critical wet etch procedure, performed in a dilute hydrofluoric acid solution, is then employed to remove the polymer material, allowing selective removal of the thin silicon nitride stop layer to be accomplished, resulting in the desired SAC opening.
    Type: Grant
    Filed: August 2, 1999
    Date of Patent: July 10, 2001
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventor: Jhon-Jhy Liaw
  • Patent number: 6238989
    Abstract: A process of forming a silicide on a source/drain region of a MOS device is described, wherein the MOS device has a gate spacer partially covering the source/drain region. A silicon film is formed on the source/drain region, wherein the silicon film has a portion near the gate spacer substantially thinner than the other portion of the silicon film. The silicon film is reacted with a metal film to wholly consume the portion of the silicon film near the gate spacer and to partially consume the other portion of the silicon film.
    Type: Grant
    Filed: March 10, 2000
    Date of Patent: May 29, 2001
    Assignee: United Microelectronics Corp.
    Inventors: Michael Wc Huang, Gwo-Shii Yang, James CC Huang, Wen-Yi Hsieh
  • Patent number: 6232170
    Abstract: Methods of forming merged logic DRAM devices on silicon-on-insulator (SOI) wafers having a relatively thick buried oxide region, where deep trenches are etched into the SOI substrate without etching through the buried oxide layer are provided. The methods of the present invention provide high performance SOI merged logic DRAM devices.
    Type: Grant
    Filed: June 16, 1999
    Date of Patent: May 15, 2001
    Assignee: International Business Machines Corporation
    Inventors: Mark Charles Hakey, William Hsioh-Lien Ma