Patents Examined by Hung Kim Vu
  • Patent number: 5990561
    Abstract: A method for producing a glue layer for an integrated circuit which uses tungsten plugs in accordance with the present invention includes: (A) providing a substrate which has a surface, a center, an edge, and a direction normal to the surface; and (B) sputter depositing a glue layer over the surface of the substrate such that an edge thickness of the glue layer measured in the direction normal to the surface at the edge of the substrate is at least 105% of a center thickness of the glue layer measured in the direction normal to the surface at the center of the substrate.
    Type: Grant
    Filed: June 12, 1998
    Date of Patent: November 23, 1999
    Assignee: VLSI Technologies, Inc.
    Inventors: Calvin T. Gabriel, Dipankar Pramanik, Xi-Wei Lin
  • Patent number: 5969408
    Abstract: A process for the formation of a device edge morphological structure for protecting and sealing peripherally an electronic circuit integrated in a major surface of a substrate of semiconductor material includes formation above an intermediate process structure of a dielectric multilayer comprising a layer of amorphous planarizing material. The process also includes the partial removal of the dielectric multilayer so as to create at least one peripheral termination of the multilayer in the device edge morphological structure. Removal of the dielectric multilayer requires that the peripheral termination thereof be located in a zone of the intermediate process structure relatively higher than the level of the major surface, if compared with adjacent zones of the intermediate structure itself at least internally toward the circuit and in so far as to the device edge morphological structure.
    Type: Grant
    Filed: January 27, 1998
    Date of Patent: October 19, 1999
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventor: Alberto Perelli
  • Patent number: 5949126
    Abstract: A shallow trench isolation structure and method for making the same are presented. In an embodiment, a trench dielectric is formed within a shallow trench that is disposed in a semiconductor substrate comprising single-crystalline silicon. Dielectric spacers are formed upon the opposed sidewall surfaces of a gate conductor arranged upon the semiconductor substrate a spaced distance from the trench dielectric. Formation of these dielectric spacers involves depositing a dielectric material across the semiconductor topography and anisotropically etching the dielectric material from horizontal surfaces more quickly than from the vertical sidewall surfaces of the gate conductor. Etch duration is terminated after a pre-defined lateral thickness of the dielectric material is achieved upon the sidewall surfaces of the gate conductor. The upper surface of the trench dielectric is also attacked by etchants during the formation of the dielectric spacers.
    Type: Grant
    Filed: December 17, 1997
    Date of Patent: September 7, 1999
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Robert Dawson, Fred N. Hause, Charles E. May
  • Patent number: 5905293
    Abstract: In MOSFET devices with a pair of gate conductor stacks formed of a gate oxide layer, a gate electrode layer and a dielectric cap layer, LDD regions are formed by ion implanting lightly doped regions in the surface of the substrate. The LDD regions are self-aligned with the gate conductor stacks. Then form first dielectric spacers of a first dielectric material on the sidewalls of the gate conductor stacks; and form second dielectric spacers of a second dielectric material on the sidewalls of the first dielectric spacers adjacent to the gate conductor stacks thereby forming double sidewall spacers. Form fully doped regions ion implanted into the surface of the substrate self-aligned with the double sidewall spacers. The fully doped regions are self-aligned with the first and second dielectric spacers formed on the gate conductor stacks. The device is covered with a blanket dielectric layer formed by LPCVD from a TEOS source.
    Type: Grant
    Filed: April 6, 1998
    Date of Patent: May 18, 1999
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Erik S. Jeng, Ing-Ruey Liaw
  • Patent number: 5856707
    Abstract: A method of forming vias in an interlevel dielectric structure of an integrated circuit, such that the aspect ratio of the vias is smaller than the aspect ratios of vias having a height equal to the thickness of the entire interlevel dielectric structure, and the integrated circuit formed according to such a method. Conductive elements are formed over an insulator. A first dielectric structure is formed over the conductive elements and over the insulator. The first dielectric structure contains a first dielectric, formed over the conductive elements and the insulator, and a planarizing dielectric, formed over the first dielectric to bulk fill the areas between the conductors. A thin layer of a second dielectric can be formed over the first dielectric and the planarization dielectric. Vias are patterned and etched in the first dielectric structure. The thickness of the first dielectric structure is such that the aspect ratios of the vias through it is close to, or less than, 1.
    Type: Grant
    Filed: November 4, 1996
    Date of Patent: January 5, 1999
    Assignee: STMicroelectronics, Inc.
    Inventor: John C. Sardella