Patents Examined by Maki Angadi
  • Patent number: 8551569
    Abstract: The invention relates to a method for producing a metal base material that is provided with a sliding layer that has a thickness of more then 50 ?m, said base material being used as a sliding element. According to the invention, the base material is coated with a paste of the sliding layer material that contains at least one high-temperature polymer in addition to a fluoropolymer, and the base material so coated is subjected to a thermal treatment. The past applied to the base material contains as the fluoropolymer between 40% by volume and 75% by volume polytetrafluorethylene (PTFE) or polytetrafluorethylene (PTFE) with other fluoropolymers added and between 60% by volume and 25% by volume of the at least one high-temperature polymer, each based on the entire composition of the finished sliding layer. The high-temperature polymer used is selected from those high-temperature polymers whose melting pint is not below 327° C.
    Type: Grant
    Filed: September 24, 2002
    Date of Patent: October 8, 2013
    Assignee: Federal-Mogul Wiesbaden GmbH & Co. KG
    Inventors: Achim Adam, Stefan Fuchsberger, Joachim Schluter
  • Patent number: 8540892
    Abstract: High quantum yield InP nanocrystals are used in the bio-technology, bio-medical, and photovoltaic, specifically IV, III-V and III-VI nanocrystal technological applications. InP nanocrystals typically require post-generation HF treatment. Combining microwave methodologies with the presence of a fluorinated ionic liquid allows Fluorine ion etching without the hazards accompanying HF. Growing the InP nanocrystals in the presence of the ionic liquid allows in-situ etching to be achieved. The optimization of the PL QY is achieved by balancing growth and etching rates in the reaction.
    Type: Grant
    Filed: October 5, 2012
    Date of Patent: September 24, 2013
    Assignee: The Florida State University Research Foundation, Inc.
    Inventors: Geoffrey F. Strouse, Derek D. Lovingood
  • Patent number: 8535547
    Abstract: A printed circuit board manufacturing system and a manufacturing method thereof are disclosed. A method of manufacturing printed circuit board, comprising: providing a substrate that comprises a pad and an insulation layer covering the pad; acquiring an image of the substrate; acquiring location information of the pad by analyzing the image of the substrate; forming a via hole by removing a part of the insulation layer that corresponds the location information of the pad; and forming a via by filling the via hole with a conductive material, provides improved process conformity, even if the substrate has partial or nonlinear deformation, by considering the location information of the pad in the via hole forming. The improved conformity may allow more flexibility to substrate design and more integrity for circuitries on printed circuit board.
    Type: Grant
    Filed: January 22, 2008
    Date of Patent: September 17, 2013
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Chung-Woo Cho, Soon-Jin Cho, Byung-Bae Seo, Ki-Young Yoo, Seok-Hwan Ahn
  • Patent number: 8529787
    Abstract: This invention provides a dense, high-purity colloidal silica containing silica secondary particles having a branched and/or bent structure, and a production method thereof. Specifically, this invention provides a method for producing a colloidal silica, comprising the steps of 1) preparing a mother liquid containing an alkali catalyst and water, and having a pH of 9 to 12; and 2) adding a hydrolysis liquid obtained by hydrolysis of an alkyl silicate to the mother liquid, wherein the step of adding the hydrolysis liquid to the mother liquid sequentially comprises A) step 1 of adding the hydrolysis liquid until the pH of the resulting liquid mixture becomes less than 7; B) step 2 of adding an aqueous alkali solution until the pH of the liquid mixture becomes 7 or more; and C) step 3 of adding the hydrolysis liquid while maintaining the pH of the liquid mixture at 7 or more, and a colloidal silica containing silica secondary particles having a branched and/or bent structure, obtained by this method.
    Type: Grant
    Filed: September 1, 2009
    Date of Patent: September 10, 2013
    Assignee: Fuso Chemical Co., Ltd.
    Inventors: Kazuaki Higuchi, Hideki Otsuki
  • Patent number: 8529776
    Abstract: A layer stack over a substrate is etched using a photoresist pattern deposited on the layer stack as a first mask. The photoresist pattern is in-situ cured using plasma. At least a portion of the photoresist pattern can be modified by curing. In one embodiment, silicon by-products are formed on the photoresist pattern from the plasma. In another embodiment, a carbon from the plasma is embedded into the photoresist pattern. In yet another embodiment, the plasma produces an ultraviolet light to cure the photoresist pattern. The cured photoresist pattern is slimmed. The layer stack is etched using the slimmed photoresist pattern as a second mask.
    Type: Grant
    Filed: July 25, 2011
    Date of Patent: September 10, 2013
    Assignee: Applied Materials, Inc.
    Inventors: Kyeong Tae Lee, Sang Wook Kim, Daehee Weon, Sang-jun Choi, Sreekar Bhaviripudi, Jahyong Kuh
  • Patent number: 8524102
    Abstract: An ashing device and ashing method that can positively remove resist from a wafer while preventing degradation of the film material properties of exposed porous Low-K film on the wafer. The ashing device of the present invention introduces a gas to a dielectric plasma generating chamber 14, excites said gas to generate a plasma, and performs plasma processing using said gas plasma on a processing work S in use of a Low-K film. The ashing gas introduced from a gas regulator 20 is an inert gas to which H2 has been added. The configuration is formed so that plasma is generated from the gas blend, and the resist is removed by the hydrogen radicals generated.
    Type: Grant
    Filed: February 21, 2011
    Date of Patent: September 3, 2013
    Assignee: Shibaura Mechatronics Corporation
    Inventor: Katsuhiro Yamazaki
  • Patent number: 8524099
    Abstract: Methods for processing events occurring in a process chamber are provided. In one method, an operation includes carrying gas and receiving an optical signal from the process chamber to an analysis tool that operates in response to the optical signal having a signal-to-noise ratio (SNR) for process analysis. And, dividing the carried gas and optical signal into a plurality of separate gas and optical signals between the process chamber and the analysis tool. The dividing is configured through separate apertures so that the apertures collectively maintain the SNR of the optical signal received at the tool. Methods provide a septum in a second bore dividing the second bore into apertures configured to reduce etching of and deposition on the optical access window and to maintain the desired SNR at the diagnostic end point.
    Type: Grant
    Filed: January 7, 2011
    Date of Patent: September 3, 2013
    Assignee: Lam Research Corporation
    Inventors: Jeff A. Bogart, Leonard Sharpless, Harmeet Singh
  • Patent number: 8524606
    Abstract: Planarization methods include depositing a mask material on top of an overburden layer on a semiconductor wafer. The mask material is planarized to remove the mask material from up areas of the overburden layer to expose the overburden layer without removing the mask material from down areas. The exposed overburden layer is wet etched and leaves a thickness remaining over an underlying layer. Remaining portions of the mask layer and the exposed portions of the overburden layer are planarized to expose the underlying layer.
    Type: Grant
    Filed: January 25, 2011
    Date of Patent: September 3, 2013
    Assignees: International Business Machines Corporation, JSR Corporation
    Inventors: Leslie Charns, John M. Cotte, Jason E. Cummings, Lukasz J. Hupka, Dinesh R. Koli, Tomohisa Konno, Mahadevaiyer Krishnan, Michael F. Lofaro, Jakub W. Nalaskowski, Masahiro Noda, Dinesh K. Penigalapati, Tatsuya Yamanaka
  • Patent number: 8518827
    Abstract: Methods and apparatus for spectrum-based endpointing. An endpointing method includes selecting a reference spectrum. The reference spectrum is a spectrum of white light reflected from a film of interest on a first substrate and has a thickness greater than a target thickness. The reference spectrum is empirically selected for particular spectrum-based endpoint determination logic so that the target thickness is achieved when endpoint is called by applying the particular spectrum-based endpoint logic. The method includes obtaining a current spectrum. The current spectrum is a spectrum of white light reflected from a film of interest on a second substrate when the film of interest is being subjected to a polishing step and has a current thickness that is greater than the target thickness. The method includes determining, for the second substrate, when an endpoint of the polishing step has been achieved. The determining is based on the reference and current spectra.
    Type: Grant
    Filed: July 26, 2010
    Date of Patent: August 27, 2013
    Assignee: Applied Materials, Inc.
    Inventors: Dominic J. Benvegnu, Jeffrey Drue David, Boguslaw A. Swedek
  • Patent number: 8518285
    Abstract: A substrate section for a flexible display device is disclosed. The substrate section includes: a first substrate, a second substrate disposed above a center region of the first substrate, a reinforcing layer disposed between the first and second substrates, configured to reinforce adhesion between the first and second substrates, and a barrier layer disposed above the second substrate and surrounding side surfaces of the second substrate and of the reinforcing layer.
    Type: Grant
    Filed: April 21, 2010
    Date of Patent: August 27, 2013
    Assignee: Samsung Display Co., Ltd.
    Inventor: Dong-Beom Lee
  • Patent number: 8513135
    Abstract: Methods for reducing line roughness of spacers and other features utilizing a non-plasma and non-wet etch fluoride processing technology are provided. Embodiments of the methods can be used for spacer or line reduction and/or smoothing the surfaces along the edges of such features through the reaction and subsequent removal of material.
    Type: Grant
    Filed: September 27, 2011
    Date of Patent: August 20, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Joseph Neil Greeley, Paul Morgan, Mark Kiehlbauch
  • Patent number: 8513127
    Abstract: A planarization method includes planarizing a semiconductor wafer in a first chemical mechanical polish step to remove overburden and planarize a top layer leaving a thickness of top layer material over underlying layers. The top layer material is planarized in a second chemical mechanical polish step to further remove the top layer and expose underlying layers of a second material and a third material such that a selectivity of the top layer material to the second material to the third material is between about 1:1:1 to about 2:1:1 to provide a planar topography.
    Type: Grant
    Filed: January 25, 2011
    Date of Patent: August 20, 2013
    Assignees: International Business Machines Corporation, JSR Corporation
    Inventors: Josephine B. Chang, Leslie Charns, Jason E. Cummings, Michael A. Guillorn, Lukasz J. Hupka, Dinesh R. Koli, Tomohisa Konno, Mahadevaiyer Krishnan, Michael F. Lofaro, Jakub W. Nalaskowski, Masahiro Noda, Dinesh K. Penigalapati, Tatsuya Yamanaka
  • Patent number: 8512581
    Abstract: Methods here disclosed provide for selectively coating the top surfaces or ridges of a 3-D substrate while avoiding liquid coating material wicking into micro cavities on 3-D substrates. The substrate includes holes formed in a three-dimensional substrate by forming a sacrificial layer on a template. The template includes a template substrate with posts and trenches between the posts. The steps include subsequently depositing a semiconductor layer and selectively etching the sacrificial layer. Then, the steps include releasing the semiconductor layer from the template and coating the 3-D substrate using a liquid transfer coating step for applying a liquid coating material to a surface of the 3-D substrate. The method may further include coating the 3-D substrate by selectively coating the top ridges or surfaces of the substrate.
    Type: Grant
    Filed: August 18, 2008
    Date of Patent: August 20, 2013
    Assignee: Solexel, Inc.
    Inventors: David Xuan-Qi Wang, Mehrdad M. Moslehi, Somnath Nag
  • Patent number: 8512582
    Abstract: A method of patterning a substrate in accordance with an embodiment of the invention includes forming a plurality of openings within at least one of photoresist and amorphous carbon. The openings are of common outermost cross sectional shape relative one another. Individual of the openings have at least one lateral open dimension having a degree of variability among the plurality. The photoresist with the plurality of openings is exposed to/treated with a plasma effective to both increase the lateral open size of the openings and at least reduce the degree of variability of said at least one open dimension among the openings. Other aspects and implementations are contemplated.
    Type: Grant
    Filed: September 15, 2008
    Date of Patent: August 20, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Mark Kiehlbauch, Brett W. Busch, Tuman Earl Allen
  • Patent number: 8512584
    Abstract: An etching method that uses an etch reactant retained within at least a semi-solid media (120, 220, 224, 230). The etch reactant media is applied to selectively etch a surface layer (106, 218, 222). The etch reactant media may be applied to remove metal shorts (222), smearing and eaves resulting from CMP or in failure analysis for uniform removal of a metal layer (218) without damaging the vias, contact, or underlying structures.
    Type: Grant
    Filed: July 26, 2011
    Date of Patent: August 20, 2013
    Assignee: Texas Instruments Incorporated
    Inventor: Darwin Rusli
  • Patent number: 8506826
    Abstract: A method for manufacturing a micro electro-mechanical system (MEMS) switch system (600, 700) includes etching each of a plurality of base circuit layers (425) and a plurality of passive component substrate layers (412, 418, 42, 426). The method continues with laser milling of a first dielectric film (406) to create a spacer layer (405). A metal cladding (402, 403) formed on a flexible dielectric film layer 404 is etched so as to form a plurality of switch component features. Further laser milling is performed with respect to the flexible dielectric film layer to form at least one switch structure (448, 450). Thereafter, a stack (400) is assembled which is comprised of the spacer layer disposed between the flexible dielectric film layer and the plurality of base circuit layers. Additional layers can also be included in the stack. When the stack is completed, heat and pressure are applied to join the various layers forming the stack.
    Type: Grant
    Filed: August 2, 2011
    Date of Patent: August 13, 2013
    Assignee: Harris Corporation
    Inventor: John E. Rogers
  • Patent number: 8501629
    Abstract: A method of etching silicon-containing material is described and includes a SiConi™ etch having a greater or lesser flow ratio of hydrogen compared to fluorine than that found in the prior art. Modifying the flow rate ratios in this way has been found to reduce roughness of the post-etch surface and to reduce the difference in etch-rate between densely and sparsely patterned areas. Alternative means of reducing post-etch surface roughness include pulsing the flows of the precursors and/or the plasma power, maintaining a relatively high substrate temperature and performing the SiConi™ in multiple steps. Each of these approaches, either alone or in combination, serve to reduce the roughness of the etched surface by limiting solid residue grain size.
    Type: Grant
    Filed: December 23, 2009
    Date of Patent: August 6, 2013
    Assignee: Applied Materials, Inc.
    Inventors: Jing Tang, Nitin Ingle, Dongqing Yang
  • Patent number: 8501025
    Abstract: A substrate treatment apparatus is provided, which includes: a seal chamber including a chamber body having an opening, a lid member provided rotatably with respect to the chamber body and configured to close the opening, and a first liquid seal structure which liquid-seals between the lid member and the chamber body, the seal chamber having an internal space sealed from outside; a lid member rotating unit which rotates the lid member; a substrate holding/rotating unit which holds and rotates a substrate in the internal space of the seal chamber; and a treatment liquid supplying unit which supplies a treatment liquid to the substrate rotated by the substrate holding/rotating unit.
    Type: Grant
    Filed: March 10, 2011
    Date of Patent: August 6, 2013
    Assignee: Dainippon Screen Mfg. Co., Ltd.
    Inventors: Akio Hashizume, Yuya Akanishi, Kenji Kawaguchi, Manabu Yamamoto
  • Patent number: 8496844
    Abstract: High quantum yield InP nanocrystals are used in the bio-technology, bio-medical, and photovoltaic, specifically IV, III-V and III-VI nanocrystal technological applications. InP nanocrystals typically require post-generation HF treatment. Combining microwave methodologies with the presence of a fluorinated ionic liquid allows Fluorine ion etching without the hazards accompanying HF. Growing the InP nanocrystals in the presence of the ionic liquid allows in-situ etching to be achieved. The optimization of the PL QY is achieved by balancing growth and etching rates in the reaction.
    Type: Grant
    Filed: October 5, 2012
    Date of Patent: July 30, 2013
    Assignee: The Florida State University Research Foundation, Inc.
    Inventors: Geoffrey F. Strouse, Derek D. Lovingood
  • Patent number: 8497210
    Abstract: A polishing method includes polishing, in a first polish, a wafer to remove overburden and planarize a top layer leaving a portion remaining on an underlying layer. A second polishing step includes two phases. In a first phase, the top layer is removed and the underlying layer is exposed, with a top layer to underlying layer selectivity of between about 1:1 to about 2:1 to provide a planar topography. In a second phase, residual portions of the top layer are removed from a top of the underlying layer to ensure complete exposure of an underlying layer surface.
    Type: Grant
    Filed: January 24, 2011
    Date of Patent: July 30, 2013
    Assignees: International Business Machines Corporation, JRS Corporation
    Inventors: Leslie Charns, Jason E. Cummings, Lukasz J. Hupka, Dinesh R. Koli, Tomohisa Konno, Mahadevaiyer Krishnan, Michael F. Lofaro, Jakub W. Nalaskowski, Masahiro Noda, Dinesh K. Penigalapati, Tatsuya Yamanaka