Patents Examined by Selim Ahmed
  • Patent number: 10170573
    Abstract: A semiconductor device includes a substrate, a metal gate on the substrate, and a first inter-layer dielectric (ILD) layer around the metal gate. A top surface of the metal gate is lower than a top surface of the ILD layer thereby forming a recessed region atop the metal gate. A mask layer is disposed in the recessed region. A void is formed in the mask layer within the recessed region. A second ILD layer is disposed on the mask layer and the first ILD layer. A contact hole extends into the second ILD layer and the mask layer. The contact hole exposes the top surface of the metal gate and communicates with the void. A conductive layer is disposed in the contact hole and the void.
    Type: Grant
    Filed: October 12, 2017
    Date of Patent: January 1, 2019
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Chun-Ting Chiang, Jie-Ning Yang, Chi-Ju Lee, Chih-Wei Lin, Bo-Yu Su, Yen-Liang Wu, I-Fan Chang, Jui-Ming Yang, Wen-Tsung Chang
  • Patent number: 10170369
    Abstract: A semiconductor device includes a substrate having a fin structure extending along a first direction. The fin structure protrudes from a top surface of a trench isolation region and has a first height. A plurality of gate lines including a first gate line and a second gate line extend along a second direction and striding across the fin structure. The first gate line has a discontinuity directly above a gate cut region. The second gate line is disposed in proximity to a dummy fin region, and does not overlap with the dummy fin region. The fin structure has a second height within the dummy fin region, and the second height is smaller than the first height.
    Type: Grant
    Filed: November 7, 2017
    Date of Patent: January 1, 2019
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Hsiao-Lin Hsu, En-Chiuan Liou
  • Patent number: 10170698
    Abstract: A method of forming a pillar includes masking a photoresist material using a reticle and a developer having a polarity opposite that of the photoresist to provide an island of photoresist material. A layer under the island of photoresist material is etched to establish a pillar defined by the island of photoresist material.
    Type: Grant
    Filed: May 9, 2017
    Date of Patent: January 1, 2019
    Inventors: Anthony J. Annunziata, Armand A. Galan, Steve Holmes, Eric A. Joseph, Gen P. Lauer, Qinghuang Lin, Nathan P. Marchack
  • Patent number: 10163699
    Abstract: A method of forming, on a substrate having on a surface thereof a film having a trench of a preset pattern and a via at a bottom of the trench, a Cu wiring by burying Cu or Cu alloy in the trench and the via includes forming a barrier film (process 2); forming, on a surface of the barrier film, a wetting target layer of Ru or the like (process 3); forming, on a surface of the wetting target layer, a Cu-based seed film by PVD (process 4); filling the via by heating the substrate and flowing the Cu-based seed film into the via (process 5); and forming, on the substrate surface, a Cu-based film made of the Cu or Cu alloy by PVD under a condition where the Cu-based film is flown on the wetting target layer to bury the Cu-based film in the trench (process 6).
    Type: Grant
    Filed: January 7, 2016
    Date of Patent: December 25, 2018
    Assignee: TOKYO ELECTRON LIMITED
    Inventors: Hiroyuki Nagai, Peng Chang, Kenji Matsumoto
  • Patent number: 10163807
    Abstract: A method includes forming an alignment pattern over an insulating layer formed over a carrier. A die is mounted over the carrier and encapsulated. Connectors are formed and the structure is attached to a debond tape. The carrier is removed. A cutting device is aligned to a backside of the insulating layer using the alignment pattern. The first insulating layer and encapsulant are cut from the backside of the insulating layer. Another method includes scanning a backside of a packages structure for an alignment pattern in a first package area of the packages structure. A cutting device is aligned to a cut-line in a non-package area of the packages structure based on the alignment pattern and packages are singulated. An InFO package includes an insulating layer on the backside, the insulating layer having a laser marking thereon. The InFO package also includes an alignment pattern proximate to the insulating layer.
    Type: Grant
    Filed: July 3, 2017
    Date of Patent: December 25, 2018
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ying-Ju Chen, Der-Chyang Yeh, Hsien-Wei Chen, Shih-Peng Tai
  • Patent number: 10163995
    Abstract: The purpose of the present invention is to precisely determine an area of the evaporated organic EL material in an organic EL display device, where organic EL layers in individual pixels emit light of different wave lengths. The purpose is realized by a structure that: A display device comprising: pixel electrodes are formed in a matrix arrangement on a substrate and a space exists between the pixel electrodes, a bank, which covers an edge of the pixel electrode, having an opening that exposes a part of one of the pixel electrodes, a first projection formed on a top of the bank and along a side of the opening, a second projection formed in an area that is near to the center of the top of the bank than the first projection is, in a plan view.
    Type: Grant
    Filed: August 15, 2017
    Date of Patent: December 25, 2018
    Assignee: Japan Display Inc.
    Inventors: Yuki Hamada, Hajime Akimoto
  • Patent number: 10157871
    Abstract: An integrated fan-out package includes a die, an encapsulant, a redistribution structure, a plurality of conductive pillars, a seed layer, and a plurality of conductive bumps. The encapsulant encapsulates the die. The redistribution structure is over the die and the encapsulant. The redistribution structure is electrically connected to the die and includes a plurality of dielectric layers that are sequentially stacked and a plurality of conductive patterns sandwiched between the dielectric layers. A Young's modulus of the dielectric layer farthest away from the die is higher than a Young's modulus of each of the rest of the dielectric layers. The conductive patterns are electrically connected to each other. The conductive pillars are disposed on and electrically connected to the redistribution structure. The seed layer is located between the conductive pillars and the redistribution structure. The conductive bumps are disposed on the plurality of conductive pillars.
    Type: Grant
    Filed: October 12, 2017
    Date of Patent: December 18, 2018
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chi-Yang Yu, Chin-Liang Chen, Hai-Ming Chen, Kuan-Lin Ho, Yu-Min Liang
  • Patent number: 10157847
    Abstract: Semiconductor packages with embedded bridge interconnects, and related assemblies and methods, are disclosed herein. In some embodiments, a semiconductor package may have a first side and a second side, and may include a bridge interconnect, embedded in a build-up material, having a first side with a plurality of conductive pads. The semiconductor package may also include a via having a first end that is narrower than a second end. The bridge interconnect and via may be arranged so that the first side of the semiconductor package is closer to the first side of the bridge interconnect than to the second side of the bridge interconnect, and so that the first side of the semiconductor package is closer to the first end of the via than to the second end of the via. Other embodiments may be disclosed and/or claimed.
    Type: Grant
    Filed: September 19, 2014
    Date of Patent: December 18, 2018
    Assignee: Intel Corporation
    Inventor: Kyu-Oh Lee
  • Patent number: 10153363
    Abstract: A method for manufacturing a transistor having high electron mobility, encompassing a substrate having a heterostructure, in particular an AlGaN/GaN heterostructure, having the steps of: generation of a gate electrode by patterning a semiconductor layer that is applied onto the heterostructure, the semiconductor layer encompassing, in particular, polysilicon; application of a passivating layer onto the semiconductor layer; formation of drain regions and source regions by generation of first vertical openings that extend at least into the heterostructure; generation of ohmic contacts in the drain regions and in the source regions by partly filling the first vertical openings with a first metal at least to the height of the passivating layer; and application of a second metal layer onto the ohmic contacts, the second metal layer projecting beyond the passivating layer.
    Type: Grant
    Filed: April 27, 2016
    Date of Patent: December 11, 2018
    Assignee: ROBERT BOSCH GMBH
    Inventors: Michael Grieb, Simon Jauss, Stephan Schwaiger
  • Patent number: 10153268
    Abstract: Glass substrates comprising an A-side upon which silicon thin film transistor devices can be fabricated and a B-side having a substantially homogeneous organic film thereon are described. The organic film includes a moiety that reduces voltage generation by contact electrification or triboelectrification. Methods of manufacturing the glass substrates and example devices incorporating the glass substrates are also described.
    Type: Grant
    Filed: August 7, 2015
    Date of Patent: December 11, 2018
    Assignee: Corning Incorporated
    Inventors: James Patrick Hamilton, Robert George Manley, Jonathan Michael Mis, Wanda Janina Walczak
  • Patent number: 10153357
    Abstract: A method for manufacturing a super junction power MOSFET includes forming a first trench in a substrate, forming a first oxide layer over the substrate and in the bottom and along sidewalls of the trench, depositing electrically conductive material in the trench, masking a first portion of the electrically conductive material, forming a recessed portion of the electrically conductive material, forming an oxide portion over and in contact with the recessed portion of the electrically conductive material, removing a part of the oxide portion by masking, removing the first oxide layer on the sidewalls while another part of the oxide portion remains in contact with the recessed portion of the electrically conductive material, forming a gate dielectric along exposed sidewalls of the trench, and depositing additional electrically conductive material over the other part of the oxide portion in the trench.
    Type: Grant
    Filed: August 28, 2017
    Date of Patent: December 11, 2018
    Assignee: NXP USA, Inc.
    Inventors: Ganming Qin, Vishnu Khemka, Tanuj Saxena, Moaniss Zitouni, Raghuveer Vankayala Gupta, Mark Edward Gibson
  • Patent number: 10153369
    Abstract: The present invention provides a semiconductor structure, the semiconductor structure comprises a substrate having a dielectric layer disposed thereon, a gate conductive layer disposed on the substrate and disposed in the dielectric layer, two spacers, disposed on two sides of the gate conductive layer respectively, wherein a top surface of the two spacers is lower than a top surface of the gate conductive layer, and a cap layer overlying the top surface and two sidewalls of the gate conductive layer, wherein parts of the cap layer are located right above the two spacers.
    Type: Grant
    Filed: June 19, 2017
    Date of Patent: December 11, 2018
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: En-Chiuan Liou, Yu-Cheng Tung
  • Patent number: 10153156
    Abstract: According to one example, a process includes performing a first plurality of layer deposition cycles of a deposition process on a substrate, and after performing the first plurality of layer deposition cycles, performing a plasma enhanced layer deposition cycle comprising a plasma treatment process. The first plurality of layer deposition cycles are performed without a plasma treatment process.
    Type: Grant
    Filed: February 15, 2017
    Date of Patent: December 11, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chun Hsiung Tsai, Kuo-Feng Yu, Yuh-Ta Fan
  • Patent number: 10147625
    Abstract: A gas floated workpiece supporting apparatus includes a gas upward ejector ejecting gas upward, and a gas downward ejector located at an upper side from the gas upward ejector and ejecting gas downward. The gas downward ejector is installed at a position where the gas downward ejector ejects the gas downward from above a plate-shaped workpiece to apply pressure to the plate-shaped workpiece that is floated and supported by the gas ejected from the gas upward ejector, whereby a uniform floating amount supports the plate-shaped workpiece with high flatness at a time of floating and supporting the plate-shaped workpiece.
    Type: Grant
    Filed: February 12, 2016
    Date of Patent: December 4, 2018
    Assignee: THE JAPAN STEEL WORKS, LTD.
    Inventors: Yuki Suzuki, Sadao Tanigawa
  • Patent number: 10147643
    Abstract: An array substrate, a manufacturing method thereof, and a display device are provided. The array substrate includes: a base substrate, a signal line disposed on the base substrate, an extinction layer disposed between the base substrate and the signal line, the extinction layer being configured to reduce an ambient light when the array substrate is located on a light exiting side. An orthographic projection of the signal line in a plane of the base substrate is coincided with an orthographic projection of the extinction layer in the plane of the base substrate.
    Type: Grant
    Filed: September 7, 2016
    Date of Patent: December 4, 2018
    Assignees: BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHOLOGY CO., LTD.
    Inventors: Shoukun Wang, Huibin Guo, Yuchun Feng, Liangliang Li
  • Patent number: 10141500
    Abstract: A magnetoelectric converting element includes a substrate, a magnetosensitive layer, a first insulating layer, an underlying conductive layer, a second insulating layer, and a terminal conductor. The magnetosensitive layer is formed on the substrate. The first insulating layer is formed with first opening for exposing a part of the magnetosensitive layer. The underlying conductive layer is formed on the exposed part of the magnetosensitive layer. The second insulating layer is formed with a second opening for exposing a part of the underlying conductive layer. The terminal conductor is formed on the exposed part of the underlying conductive layer. The second opening is arranged to be located inside the first opening in plan view.
    Type: Grant
    Filed: July 3, 2017
    Date of Patent: November 27, 2018
    Assignee: ROHM CO., LTD.
    Inventors: Isamu Nishimura, Michihiko Mifuji, Satoshi Nakagawa
  • Patent number: 10141504
    Abstract: Subject matter disclosed herein may relate to fabrication of correlated electron materials used, for example, to perform specified application performance parameters. In embodiments, CEM devices fabricated at a first stage of a wafer fabrication process, such as a front-end-of-line stage, may differ from CEM devices fabricated at a second stage of a wafer fabrication process, such as a middle-of-line stage or a back-end-of-line stage, for example.
    Type: Grant
    Filed: January 24, 2017
    Date of Patent: November 27, 2018
    Assignee: ARM Ltd.
    Inventors: Lucian Shifren, Kimberly Gay Reid, Greg Munson Yeric, Manuj Rathor, Glen Arnold Rosendale
  • Patent number: 10141466
    Abstract: Provided is a substrate for a solar cell, wherein a flat chamfered portion is formed on one corner of a silicon substrate having a square shape in a planar view, or a notch is formed on the corner or close to the corner. This invention makes it possible to easily check the position of the substrate and determine the direction of the substrate in a solar cell manufacturing step, and suppresses failures generated due to the direction of the substrate.
    Type: Grant
    Filed: November 17, 2015
    Date of Patent: November 27, 2018
    Assignee: SHIN-ETSU CHEMICAL CO., LTD.
    Inventors: Hideo Ooiwa, Takenori Watabe, Hiroyuki Otsuka, Kazuo Hara
  • Patent number: 10134748
    Abstract: Various embodiments of the present application are directed to a method for forming an embedded memory boundary structure with a boundary sidewall spacer. In some embodiments, an isolation structure is formed in a semiconductor substrate to separate a memory region from a logic region. A multilayer film is formed covering the semiconductor substrate. A memory structure is formed on the memory region from the multilayer film. An etch is performed into the multilayer film to remove the multilayer film from the logic region, such that the multilayer film at least partially defines a dummy sidewall on the isolation structure. A spacer layer is formed covering the memory structure, the isolation structure, and the logic region, and further lining the dummy sidewall. An etch is performed into the spacer layer to form a spacer on dummy sidewall from the spacer layer. A logic device structure is formed on the logic region.
    Type: Grant
    Filed: September 1, 2017
    Date of Patent: November 20, 2018
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Ming Chyi Liu, Shih-Chang Liu, Sheng-Chieh Chen, Yu-Hsing Chang
  • Patent number: 10135026
    Abstract: Provided are a display device and a method for manufacturing the same. According to exemplary embodiments, a display device includes a substrate in which a display area and a non-display area disposed outside the display area are defined, an interlayer insulating film disposed on the substrate, a passivation film disposed on the interlayer insulating film, an anode disposed on the passivation film, an intermediate layer disposed on the anode, a cathode disposed on the intermediate layer, a capping layer disposed on the cathode, and an encapsulation film disposed on the capping layer.
    Type: Grant
    Filed: June 19, 2017
    Date of Patent: November 20, 2018
    Assignee: Samsung Display Co., Ltd.
    Inventors: Byung Rok Moon, Jae Hyun Kim, Shogo Nishizaki, Seok Hoon Seo