Patents by Inventor Bo Rong

Bo Rong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11704246
    Abstract: A memory system for maintaining data consistency and an operation method thereof are provided. The operation method includes: receiving a first data in a first cache of a first memory from a processor; reading the first data from the first cache and writing the first data as a redo log into a log buffer of the first memory; writing the redo log from the log buffer into a memory controller of the processor; performing an in-memory copy in a second memory to copy a second data as an undo log, wherein the second data is an old version of the first data; and writing the redo log from the memory controller into the second memory for covering the second data by the redo log as a third data, wherein the redo log, the third data and the first data are the same.
    Type: Grant
    Filed: December 1, 2021
    Date of Patent: July 18, 2023
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Bo-Rong Lin, Ming-Liang Wei, Hsiang-Pang Li, Nai-Jia Dong, Hsiang-Yun Cheng, Chia-Lin Yang
  • Patent number: 11656988
    Abstract: A memory device and an operation method thereof are provided. The memory device includes: a plurality of page buffers, storing an input data; a plurality of memory planes coupled to the page buffers, based on received addresses of the memory planes, a plurality of weights stored in the memory planes, the memory planes performing bit multiplication on the weights and the input data in the page buffers in parallel to generate a plurality of bit multiplication results in parallel, the bit multiplication results stored back to the page buffers; and at least one accumulation circuit coupled to the page buffers, for performing bit accumulation on the bit multiplication results of the memory planes in parallel or in sequential to generate a multiply-accumulate (MAC) operation result.
    Type: Grant
    Filed: December 6, 2021
    Date of Patent: May 23, 2023
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Han-Wen Hu, Yung-Chun Li, Bo-Rong Lin, Huai-Mu Wang
  • Publication number: 20230134161
    Abstract: An integrated circuit includes a transistor having a plurality of semiconductor nanostructures arranged in a stack and corresponding to channel regions of the transistor. The transistor includes a source/drain region in contact with the channel regions. The transistor includes a silicide that extends downward along a side of the source/drain region.
    Type: Application
    Filed: March 25, 2022
    Publication date: May 4, 2023
    Inventors: Jung-Chien CHENG, Kuo-Cheng CHIANG, Shi Ning JU, Guan-Lin CHEN, Bo-Rong LIN, Chih-Hao WANG
  • Publication number: 20230033998
    Abstract: A memory system for maintaining data consistency and an operation method thereof are provided. The operation method includes: receiving a first data in a first cache of a first memory from a processor; reading the first data from the first cache and writing the first data as a redo log into a log buffer of the first memory; writing the redo log from the log buffer into a memory controller of the processor; performing an in-memory copy in a second memory to copy a second data as an undo log, wherein the second data is an old version of the first data; and writing the redo log from the memory controller into the second memory for covering the second data by the redo log as a third data, wherein the redo log, the third data and the first data are the same.
    Type: Application
    Filed: December 1, 2021
    Publication date: February 2, 2023
    Inventors: Bo-Rong LIN, Ming-Liang WEI, Hsiang-Pang LI, Nai-Jia DONG, Hsiang-Yun CHENG, Chia-Lin YANG
  • Patent number: 11558126
    Abstract: An echo estimation system includes a transceiver circuitry and a processor circuitry. The processor circuitry is coupled to the transceiver circuitry. The processor circuitry is configured to calculate linear echo power and non-linear echo power based on a signal under test in the transceiver circuitry. The linear echo power and the non-linear echo power are utilized to determine a quality of the transceiver circuitry or utilized to determine component parameters of the transceiver circuitry.
    Type: Grant
    Filed: May 28, 2021
    Date of Patent: January 17, 2023
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Bo-Rong Huang, Cheng-Hsien Li, Tsung-En Wu, Yu-Tung Liao
  • Publication number: 20220366161
    Abstract: A device detecting system is provided. The device detecting system includes a bar code scanner, a plurality of device accommodating spaces, a screen, and a server. The server obtains bar code information via the bar code scanner and opens one of the device accommodating spaces based on the bar code information to accommodate an electronic device. The server performs a test procedure on the electronic device to generate a test result, and displays the test result and operation information corresponding to the test result on the screen.
    Type: Application
    Filed: May 5, 2022
    Publication date: November 17, 2022
    Inventors: Chien-Chih CHANG, Pei-Yin CHEN, Wei-Han LIN, Bo-Rong CHU, Yen-Ting LIU, Yu-Shen MAI, Kuan-Yu HSIAO, Chia-Hsien LIN, Pei-Yu LIAO, Chun-Yen LAI, Sheng-Yi CHEN
  • Patent number: 11502177
    Abstract: A high-electron mobility transistor includes a substrate, a GaN channel layer over the substrate, an AlGaN layer over the GaN channel layer, a gate recess in the AlGaN layer, a source region and a drain region on opposite sides of the gate recess, a GaN source layer and a GaN drain layer grown on the AlGaN layer within the source region and the drain region, respectively, a p-GaN gate layer in and on the gate recess; and a re-grown AlGaN film on the AlGaN layer, on the GaN source layer and the GaN drain layer, and on interior surface of the gate recess.
    Type: Grant
    Filed: June 3, 2021
    Date of Patent: November 15, 2022
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Shin-Chuan Huang, Chih-Tung Yeh, Chun-Ming Chang, Bo-Rong Chen, Wen-Jung Liao, Chun-Liang Hou
  • Publication number: 20220359652
    Abstract: A semiconductor device includes a substrate and a transistor. The transistor includes a first channel region overlying the substrate and a source/drain region in contact with the first channel region. The source/drain region has a first surface opposite the substrate and side surfaces extending from the first surface. A silicide layer is disposed on the first surface and the side surfaces of the source/drain region.
    Type: Application
    Filed: December 27, 2021
    Publication date: November 10, 2022
    Inventors: Bo-Rong LIN, Kuo-Cheng CHIANG, Shi Ning JU, Guan-Lin CHEN, Jung-Chien CHENG, Chih-Hao WANG
  • Patent number: 11489048
    Abstract: A method for forming a high-electron mobility transistor is disclosed. A substrate is provided. A buffer layer is formed over the substrate. A GaN channel layer is formed over the buffer layer. An AlGaN layer is formed over the GaN channel layer. A GaN source layer and a GaN drain layer are formed on the AlGaN layer within a source region and a drain region, respectively. A gate recess is formed in the AlGaN layer between the source region and the drain region. A p-GaN gate layer is then formed in and on the gate recess.
    Type: Grant
    Filed: June 3, 2021
    Date of Patent: November 1, 2022
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Shin-Chuan Huang, Chih-Tung Yeh, Chun-Ming Chang, Bo-Rong Chen, Wen-Jung Liao, Chun-Liang Hou
  • Publication number: 20220334757
    Abstract: A storage device and a data accessing method are disclosed, wherein the storage device includes a memory circuit and a control circuit. The memory circuit includes a plurality of multi-level cells, and each of the multi-level cells is configured to store at least a first bit, a second bit and a third bit in at least a first page, a second page and a third page. The control circuit is configured to read the first bits according to a one-time reading operation related to the first bits, read the second bits according to M-times reading operations related to the second bits, and read the third bits according to N-times reading operations related to the third bits, wherein the difference between M and N is less than or equal to one.
    Type: Application
    Filed: August 17, 2021
    Publication date: October 20, 2022
    Inventors: Yung-Chun LI, Han-Wen HU, Bo-Rong LIN, Huai-Mu WANG
  • Publication number: 20220334964
    Abstract: A memory device and an operation method thereof are provided. The memory device includes: a plurality of page buffers, storing an input data; a plurality of memory planes coupled to the page buffers, based on received addresses of the memory planes, a plurality of weights stored in the memory planes, the memory planes performing bit multiplication on the weights and the input data in the page buffers in parallel to generate a plurality of bit multiplication results in parallel, the bit multiplication results stored back to the page buffers; and at least one accumulation circuit coupled to the page buffers, for performing bit accumulation on the bit multiplication results of the memory planes in parallel or in sequential to generate a multiply-accumulate (MAC) operation result.
    Type: Application
    Filed: December 6, 2021
    Publication date: October 20, 2022
    Inventors: Han-Wen HU, Yung-Chun LI, Bo-Rong LIN, Huai-Mu WANG
  • Patent number: 11407757
    Abstract: Disclosed are compounds of formula (I) below and tautomers, stereoisomers, isotopologues, or pharmaceutically acceptable salts thereof: in which each of variables R1, ring A, L, W, V, and G is defined herein. Also disclosed are a method for treating disease or disorder mediated by Tyro3, Axl, and/or Mer kinase with a compound of formula (I) or a tautomer, stereoisomer, isotopologue, or salt thereof and a pharmaceutical composition containing same.
    Type: Grant
    Filed: December 26, 2018
    Date of Patent: August 9, 2022
    Assignee: Development Center for Biotechnology
    Inventors: Shih-Chieh Yen, Chu-Bin Liao, Hui-Chen Wang, Po-Ting Chen, Yu-Chih Pan, Tsung-Hui Li, Bo-Rong Chen, Shian-Yi Chiou
  • Patent number: 11385270
    Abstract: A capacitance-type sensing system for indirect contact includes a capacitance-type sensor and a grounding conductor. The capacitance-type sensor includes a sensing electrode and a driving circuit electrically connected to the sensing electrode. The driving circuit has a grounding terminal. The grounding conductor is electrically connected to the grounding terminal and configured to contact a grounding surface. A contact area of the grounding conductor is greater than or equal to 3000 mm2.
    Type: Grant
    Filed: May 21, 2020
    Date of Patent: July 12, 2022
    Assignees: Interface Technology (ChengDu) Co., Ltd., Interface Optoelectronics (ShenZhen) Co., Ltd., General Interface Solution Limited
    Inventors: Hua-Yueh Hsieh, Hsuan-Yun Lee, Ching-Lin Li, Yen-Heng Huang, Teng-Chi Chang, Bo-Rong Lin
  • Publication number: 20220140124
    Abstract: A method for fabricating high electron mobility transistor (HEMT) includes the steps of: forming a buffer layer on a substrate; forming a barrier layer on the buffer layer; forming a hard mask on the barrier layer; performing an implantation process through the hard mask to form a doped region in the barrier layer and the buffer layer; removing the hard mask and the barrier layer to form a first trench; forming a gate dielectric layer on the hard mask and into the first trench; forming a gate electrode on the gate dielectric layer; and forming a source electrode and a drain electrode adjacent to two sides of the gate electrode.
    Type: Application
    Filed: January 14, 2022
    Publication date: May 5, 2022
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Shin-Chuan Huang, Chih-Tung Yeh, Chun-Ming Chang, Bo-Rong Chen, Wen-Jung Liao, Chun-Liang Hou
  • Publication number: 20220075601
    Abstract: An in-memory computing method and an in-memory computing apparatus are adapted to perform multiply-accumulate (MAC) operations on a memory by a processor. In the method, a pre-processing operation is respectively performed on input data and weight data to be written into input lines and memory cells of the memory to divide the input data and weight data into a primary portion and a secondary portion. The input data and the weight data divided into the primary portion and the secondary portion are written into the input lines and the memory cells in batches to perform the MAC operations and obtain a plurality of computation results. According to a numeric value of each of the computation results, the computation results are filtered. According to the portions to which the computation results correspond, a post-processing operation is performed on the filtered computation results to obtain output data.
    Type: Application
    Filed: August 25, 2021
    Publication date: March 10, 2022
    Applicant: MACRONIX International Co., Ltd.
    Inventors: Bo-Rong Lin, Yung-Chun Li, Han-Wen Hu, Huai-Mu Wang
  • Patent number: D960130
    Type: Grant
    Filed: October 22, 2020
    Date of Patent: August 9, 2022
    Assignee: BEIJING EDIFIER TECHNOLOGY CO., LTD
    Inventors: Bo Rong, Yongyu Wu
  • Patent number: D960871
    Type: Grant
    Filed: May 11, 2020
    Date of Patent: August 16, 2022
    Assignee: BEIJING EDIFIER TECHNOLOGY CO., LTD
    Inventors: Bo Rong, Yuzhao Liu
  • Patent number: D968370
    Type: Grant
    Filed: April 27, 2021
    Date of Patent: November 1, 2022
    Assignee: DONGGUAN EDIFIER TECHNOLOGY CO., LTD.
    Inventor: Bo Rong
  • Patent number: D977836
    Type: Grant
    Filed: August 22, 2021
    Date of Patent: February 14, 2023
    Assignee: Dongguan Edifier Technology Co., Ltd.
    Inventor: Bo Rong
  • Patent number: D989485
    Type: Grant
    Filed: April 27, 2021
    Date of Patent: June 20, 2023
    Assignee: DONGGUAN EDIFIER TECHNOLOGY CO., LTD.
    Inventor: Bo Rong