Patents by Inventor Bogdan Staszewski

Bogdan Staszewski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190068242
    Abstract: A frequency generator is disclosed. The frequency generator is for generating an oscillator clock according to a reference clock, and the frequency generator is used in a frequency hopping system that switches a carrier frequency among a plurality of channels, and the carrier frequency further carries a modulation frequency for data transmission. The frequency generator includes: a frequency hopping and modulation control unit arranged for generating a current channel according to a channel hopping sequence and a frequency command word (FCW) based on the reference clock, wherein the modulation frequency is higher than a frequency of the reference clock; a reference phase generating unit arranged for generating a reference phase according to the reference clock, the modulation clock, the first FCW, the second FCW, and the third FCW; a digital-controlled oscillator (DCO) arranged for to generating the oscillator clock according to the reference phase. An associated method is also disclosed.
    Type: Application
    Filed: January 26, 2018
    Publication date: February 28, 2019
    Inventors: CHIA-CHUN LIAO, MIN-SHUEH YUAN, CHAO-CHIEH LI, ROBERT BOGDAN STASZEWSKI
  • Publication number: 20190068199
    Abstract: Systems and methods for compensating a non-linearity of a digitally controlled oscillator (DCO) are presented. Data comprising a plurality of silicon measurements is received. Each silicon measurement in the plurality of silicon measurements is compared to an ideal value. Based on the comparing, a plurality of compensation vectors is generated. Each compensation vector comprises at least one silicon measurement. At least one frequency is adjusted based on a compensation vector in the plurality of compensation vectors. A digitally-controlled oscillator frequency is generated based on the adjusted at least one frequency.
    Type: Application
    Filed: March 29, 2018
    Publication date: February 28, 2019
    Inventors: Chao Chieh Li, Chia-Chun Liao, Min-Shueh Yuan, Robert Bogdan Staszewski
  • Publication number: 20190068206
    Abstract: A frequency generator is disclosed. The frequency generator is for generating an oscillator clock according to a reference clock, and the frequency generator is used in a frequency hopping system that switches a carrier frequency among a plurality of channels, and the carrier frequency further carries a modulation frequency for data transmission. The frequency generator includes: a frequency hopping and modulation control unit, arranged for generating a current channel according to a channel hopping sequence and a frequency command word (FCW) based on the reference clock, a digital-controlled oscillator (DCO), arranged for to generating the oscillator clock according to an oscillator tuning word (OTW) obtained according to the estimated DCO normalization value. An associated method is also disclosed.
    Type: Application
    Filed: January 24, 2018
    Publication date: February 28, 2019
    Inventors: CHIA-CHUN LIAO, MIN-SHUEH YUAN, CHAO-CHIEH LI, ROBERT BOGDAN STASZEWSKI
  • Publication number: 20190068201
    Abstract: Systems and methods are provided for hopping a digitally controlled oscillator (DCO) among a plurality of channels, wherein a gain of the DCO KDCO is a nonlinear function of frequency. A first normalized tuning word (NTW) corresponding to a first channel of the plurality of channels is generated. A first normalizing gain multiplier X is generated based on the nonlinear function of frequency, on an estimate of the nonlinear function of frequency, at a first frequency corresponding to the first channel. The first NTW is multiplied by the first X to obtain a first oscillator tuning word (OTW). The first OTW is input to the DCO to cause the DCO to hop to the first channel. A system for hopping among a plurality of channels at a plurality of respective frequencies comprises a phase-locked loop (PLL), a digitally controlled oscillator (DCO), a multiplexer, and an arithmetic module.
    Type: Application
    Filed: August 21, 2018
    Publication date: February 28, 2019
    Inventors: Chao Chieh Li, Min-Shueh Yuan, Robert Bogdan Staszewski, Chia-Chun Liao
  • Publication number: 20190036536
    Abstract: A waveform synthesizer comprises a controllable oscillator for generating an oscillator waveform having an oscillator cycle; a reference input for accepting a reference signal having a reference cycle; and a waveform detector coupled to said oscillator and said reference input. The waveform detector is arranged to sample said waveform in response to said reference input and to determine waveform information about said oscillator. The waveform information is operative to adjust said controllable oscillator.
    Type: Application
    Filed: January 30, 2017
    Publication date: January 31, 2019
    Inventors: Teerachot Siriburanon, Vivek Govindaraj, Robert Bogdan Staszewski
  • Publication number: 20190007088
    Abstract: An ultra-low-power receiver includes a low-noise amplifier configured to receive an input analog signal and generate an amplified signal and a mixer electrically coupled to the low-noise amplifier. The mixer is configured to convert said amplified signal into an intermediate frequency signal. A progressively reduced intermediate frequency filter is configured to process the intermediate frequency signal from the mixer in discrete time.
    Type: Application
    Filed: February 20, 2018
    Publication date: January 3, 2019
    Inventors: Feng-Wei KUO, Chewn-Pu JOU, Huan-Neng Chen, Lan-Chou Cho, Robert Bogdan STASZEWSKI, Sandro Binsfeld FERREIRA
  • Patent number: 10171089
    Abstract: An ADPLL circuit includes a time-to-digital converter (TDC) configured to generate a signal indicative of a phase difference between a first signal and a reference signal and a doubler electrically coupled to the TDC. The doubler is configured to receive a first voltage signal and generate a second voltage signal. The second voltage signal is provided to a voltage input of the TDC. The TDC is configured to generate one or more control signals for the doubler to adjust the second voltage signal.
    Type: Grant
    Filed: November 17, 2016
    Date of Patent: January 1, 2019
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Feng Wei Kuo, Chewn-Pu Jou, Lan-Chou Cho, Huan-Neng Chen, Robert Bogdan Staszewski, Seyednaser Pourmousavian
  • Publication number: 20180351558
    Abstract: An all-digital phase locked loop (ADPLL) receives an analog input supply voltage which is utilized to operate analog circuitry within the ADPLL. The ADPLL of the present disclosure scales this analog input supply voltage to provide a digital input supply voltage which is utilized to operate digital circuitry within the ADPLL. The analog circuitry includes a time-to-digital converter (TDC) to measure phase errors within the ADPLL. The TDC can be characterized as having a resolution of the TDC which is dependent, at least in part, upon the digital input supply voltage. In some situations, process, voltage, and/or temperature (PVT) variations within the ADPLL can cause the digital input supply voltage to fluctuate, which in turn, can cause fluctuations in the resolution of the TDC. These fluctuations in the resolution of the TDC can cause in-band phase noise of the ADPLL to vary across the PVT variations.
    Type: Application
    Filed: April 27, 2018
    Publication date: December 6, 2018
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Feng Wei KUO, Chewn-pu Jou, Huan-Neng Chen, Lan-Chou Cho, Robert Bogdan Staszewski, Seyednaser Pourmousavian
  • Publication number: 20180343027
    Abstract: A transceiving device includes: a signal port, arranged to relay an RF input signal during a first mode, and to relay an RF output signal during a second mode different from the first mode; a receiver, coupled to the signal port; a transmitter, coupled to the signal port; and a first adjustable capacitor, coupled to the signal port. The second adjustable capacitor is arranged to have a first capacitance during the first mode such that the RF input signal is received by the receiver, and the second adjustable capacitor is arranged to have a second capacitance during the second mode such that the RF output signal is transmitted to the signal port.
    Type: Application
    Filed: November 1, 2017
    Publication date: November 29, 2018
    Inventors: FENG WEI KUO, HUAN-NENG CHEN, LAN-CHOU CHO, CHEWN-PU JOU, ROBERT BOGDAN STASZEWSKI, MASOUD BABAIE
  • Publication number: 20180342948
    Abstract: A device includes a level shifter and a voltage multiplier. The level shifter is responsive to a first clock signal configured to shift the first clock signal to a second clock signal at a higher level than the first clock signal based on a node voltage. The voltage multiplier is responsive to the second clock signal for generating the node voltage. The node voltage is output from the voltage multiplier for driving a load and is further fed back to the level shifter for generating the second clock signal.
    Type: Application
    Filed: May 23, 2017
    Publication date: November 29, 2018
    Inventors: Yu-Tso Lin, Chih-Hsien Chang, Min-Shueh Yuan, Robert Bogdan Staszewski, Seyednaser Pourmousavian
  • Publication number: 20180342495
    Abstract: A device includes a capacitive element that is coupled between first and second nodes and that includes a first well region, a second well region, and a transistor. The second well region is formed in the first well region, has a different conductivity type than the first well region, and is coupled to the second node. The transistor includes source and drain regions formed in the second well region and coupled to each other and to the second node, a channel region between the source and drain regions, and a gate region over the channel region. The first well region and the gate region are coupled to each other and to the first node, whereby a capacitance of the capacitive element is increased without substantially enlarging a physical size of the capacitive element.
    Type: Application
    Filed: May 23, 2017
    Publication date: November 29, 2018
    Inventors: Yu-Tso Lin, Chih-Hsien Chang, Min-Shueh Yuan, Robert Bogdan Staszewski, Seyednaser Pourmousavian
  • Publication number: 20180331691
    Abstract: A novel and useful variable step serial DAC having a desired trajectory between input samples with a defined slope at intermediate points to form the output dynamic curve. The serial DAC is implemented to achieve higher order interpolation between the input sample points in the analog domain using switched capacitor CMOS circuits and without the use of a sample and hold circuit at the output. Conceptually, only two capacitors are needed for defining the output voltage for the conventional serial DAC. Dynamically programmable capacitor arrays define, via digital codes, the desired interpolation trajectory or output curve for the DAC between input sample points by defining the ratio of input charge Q(i) to the total capacitance C(i) at the ith time interval [Q(i)/C(i)]. The voltage at the output of the DAC is defined by incremental charge transfer at a defined rate between the input sample points. This technique uses minimum energy and area to define the dynamic curve for the DAC.
    Type: Application
    Filed: May 11, 2018
    Publication date: November 15, 2018
    Applicant: University College Dublin
    Inventors: Sushrant Monga, Robert Bogdan Staszewski
  • Patent number: 10110195
    Abstract: A novel and useful adaptive antenna tuner and associated calibration mechanism for passive adaptive antenna matching networks. The tuner is suitable for use with cellular antennas and in one embodiment uses MEMS based tunable devices. The tuner contains voltage and current sensors inserted before the antenna matching network. The sensed complex impedance generates one or more update control signals for the tuning algorithm which drives the MEMS-based tunable devices.
    Type: Grant
    Filed: October 3, 2015
    Date of Patent: October 23, 2018
    Assignee: Short Circuit Technologies LLC
    Inventors: Armin Tavakol, Robert Bogdan Staszewski
  • Patent number: 10101709
    Abstract: A time register includes: a pair of inputs coupled to a pair of input clocks; a pair of tri-state inverters for producing a pair of level signals; and a pair of outputs coupled to the level signals for producing a pair of output clocks, wherein the tri-state inverters are responsive to a pair of state signals and the pair of input clocks for holding or discharging the level signals.
    Type: Grant
    Filed: July 26, 2017
    Date of Patent: October 16, 2018
    Assignee: Huawei Technologies Co., Ltd.
    Inventors: Ying Wu, Robert Bogdan Staszewski, Yihong Mao
  • Publication number: 20180267482
    Abstract: A time-to-digital converter includes: an input for receiving a time-domain input signal; an output for providing a digital output signal; a time register coupled to the input and to a first node; a time quantizer coupled to the time register for providing the digital output signal at the output; and a digital-to-time converter coupled to the output for providing a feed-back signal at the first node.
    Type: Application
    Filed: May 21, 2018
    Publication date: September 20, 2018
    Inventors: Ying WU, Robert Bogdan STASZEWSKI, Yihong MAO
  • Patent number: 10056881
    Abstract: A charge sharing filter includes a rotating capacitor, and a plurality of elementary filters, each elementary filter comprising: an elementary switch coupled between a first node of the respective elementary filter and a second node of the respective elementary filter; and a history capacitor coupled to the first node of the respective elementary filter, wherein the second nodes of the plurality of elementary filters are interconnected with the rotating capacitor in one interconnecting node.
    Type: Grant
    Filed: February 27, 2017
    Date of Patent: August 21, 2018
    Assignee: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Iman Madadi, Massoud Tohidian, Robert Bogdan Staszewski
  • Patent number: 10008980
    Abstract: A novel and useful digitally controlled injection-locked RF oscillator with an auxiliary loop. The oscillator is injection locked to a time delayed version of its own resonating voltage (or its second harmonic) and its frequency is modulated by manipulating the phase and amplitude of injected current. The oscillator achieves a narrow modulation tuning range and fine step size of an LC tank based digitally controlled oscillator (DCO). The DCO first gets tuned to its center frequency by means of a conventional switched capacitor array. Frequency modulation is then achieved via a novel method of digitally controlling the phase and amplitude of injected current into the LC tank generated from its own resonating voltage. A very linear deviation from the center frequency is achieved with a much lower gain resulting in a very fine resolution DCO step size and high linearity without needing to resort to oversampled noise shaped dithering.
    Type: Grant
    Filed: October 3, 2015
    Date of Patent: June 26, 2018
    Assignee: Short Circuit Technologies LLC
    Inventors: Imran Bashir, Robert Bogdan Staszewski
  • Patent number: 9989928
    Abstract: A time-to-digital converter includes: an input for receiving a time-domain input signal; an output for providing a digital output signal; a time register coupled to the input and to a first node; a time quantizer coupled to the time register for providing the digital output signal at the output; and a digital-to-time converter coupled to the output for providing a feed-back signal at the first node.
    Type: Grant
    Filed: August 2, 2017
    Date of Patent: June 5, 2018
    Assignee: Huawei Technologies Co., Ltd.
    Inventors: Ying Wu, Robert Bogdan Staszewski, Yihong Mao
  • Publication number: 20180152139
    Abstract: An oscillator includes an oscillator circuit and a voltage circuit. The oscillator circuit includes a first transistor. The voltage circuit is configured to, in a small signal mode, provide a voltage swing at a source of the first transistor, a gate-to-source voltage of the first transistor being associated with whether the oscillator is able to generate an oscillator signal.
    Type: Application
    Filed: December 20, 2016
    Publication date: May 31, 2018
    Inventors: CHAO-CHIEH LI, ROBERT BOGDAN STASZEWSKI
  • Patent number: 9929885
    Abstract: The present disclosure relates to a method for demodulating a modulated signal and a receiver. The receiver comprises: a phase detector with a first and second input, the first input being adapted to receive a modulated input signal; a comparator comprising an input coupled to an output of the phase detector; a frequency-offset cancellation block comprising an input coupled to an output of the comparator. The receiver includes a digitally controlled oscillator comprising: a control input coupled to an output of the comparator and an output of the frequency-offset cancellation block; and an output coupled to the second input of the phase detector.
    Type: Grant
    Filed: December 15, 2016
    Date of Patent: March 27, 2018
    Assignee: Stichting IMEC Nederland
    Inventors: Vijay Kumar Purushothaman, Yao-Hong Liu, Robert Bogdan Staszewski