Patents by Inventor Bong Soo Kim

Bong Soo Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200127103
    Abstract: Disclosed is a semiconductor device comprising a semiconductor substrate, a first impurity region and a second impurity region spaced apart from each other in the semiconductor substrate, a bit line on the semiconductor substrate, the bit line extending in a first direction, and a bit line contact connecting the first impurity region to the bit line. The bit line contact includes a metal layer including a first lateral surface and a second lateral surface, and a silicon layer covering the first lateral surface of the metal layer and not covering the second lateral surface of the metal layer.
    Type: Application
    Filed: June 14, 2019
    Publication date: April 23, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Daewon KIM, Bong-soo KIM, Young Jin CHOI, Byeongjoo KU, Man-bok KIM
  • Publication number: 20200127106
    Abstract: A semiconductor device includes a substrate including a first region and a second region, a buried gate structure located on a first recess in the first region of the substrate, and a recess gate structure located on a second recess in the second region of the substrate, wherein the buried gate structure is buried in the substrate, an upper portion of the recess gate structure is not buried in the substrate, and a first work function adjustment layer in the buried gate structure may include a material identical to a material included in a second work function layer of the recess gate structure.
    Type: Application
    Filed: April 16, 2019
    Publication date: April 23, 2020
    Inventors: Dong-jin LEE, Bong-soo KIM, Ji-young KIM, Ho-rim YOO
  • Patent number: 10629600
    Abstract: An integrated circuit device may include a support pattern over a substrate, a lower electrode pattern and a dielectric structure over the substrate, and an upper electrode structure on the dielectric structure. The support pattern may include a first support structure extending in a vertical direction. The lower electrode pattern may be between the support pattern and the dielectric structure. The lower electrode pattern may include a first group of N (e.g., an integer of 4 or more) lower electrodes that are spaced apart from each other and may extend in the vertical direction to a first level above the substrate. The dielectric structure may include a first dielectric protrusion that extends in the vertical direction and surrounds the first support structure and the first group of N lower electrodes. The upper electrode structure may include a first upper electrode protrusion that surrounds the first dielectric protrusion.
    Type: Grant
    Filed: June 21, 2018
    Date of Patent: April 21, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hui-jung Kim, Sung-hee Han, Ki-seok Lee, Bong-soo Kim, Yoo-sang Hwang
  • Publication number: 20200118929
    Abstract: A semiconductor memory device includes word lines extending in a first direction on a semiconductor substrate, bit line structures crossing over the word lines and extending in a second direction intersecting the first direction, and contact pad structures between the word lines and between the bit line structures in plan view. A spacer structure extends between the bit line structures and the contact pad structures. The spacer structure includes a first air gap extending in the second direction along sidewalls of the bit line structures and a second air gap surrounding each of the contact pad structures and coupled to the first air gap.
    Type: Application
    Filed: December 9, 2019
    Publication date: April 16, 2020
    Inventors: Eunjung Kim, Hui-Jung Kim, Keunnam Kim, Daeik Kim, Bong-soo Kim, Yoosang Hwang
  • Publication number: 20200111793
    Abstract: Semiconductor memory devices are provided. A semiconductor memory device includes a substrate. The semiconductor memory device includes a plurality of memory cell transistors vertically stacked on the substrate. The semiconductor memory device includes a first conductive line connected to a source region of at least one of the plurality of memory cell transistors. The semiconductor memory device includes a second conductive line connected to a plurality of gate electrodes of the plurality of memory cell transistors. Moreover, the semiconductor memory device includes a data storage element connected to a drain region of the at least one of the plurality of memory cell transistors.
    Type: Application
    Filed: December 9, 2019
    Publication date: April 9, 2020
    Inventors: Jiyoung KIM, Kiseok LEE, Bong-Soo KIM, Junsoo KIM, Dongsoo WOO, Kyupil LEE, HyeongSun HONG, Yoosang HWANG
  • Patent number: 10615164
    Abstract: Semiconductor memory devices are provided. A semiconductor memory device includes an isolation layer in a first trench and a first gate electrode portion on the isolation layer. The semiconductor memory device includes a second gate electrode portion in a second trench. In some embodiments, the second gate electrode portion is wider, in a direction, than the first gate electrode portion. Moreover, in some embodiments, an upper region of the second trench is spaced apart from the first trench by a greater distance, in the direction, than a lower region of the second trench. Related methods of forming semiconductor memory devices are also provided.
    Type: Grant
    Filed: April 13, 2018
    Date of Patent: April 7, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hui-Jung Kim, Min Hee Cho, Bong-Soo Kim, Junsoo Kim, Satoru Yamada, Wonsok Lee, Yoosang Hwang
  • Patent number: 10600646
    Abstract: A method of fabricating a device including a two-dimensional (2D) material includes forming an amorphous transition metal oxide structure on a substrate and replacing the amorphous transition metal oxide structure by a transition metal dichalcogenide structure. The transition metal dichalcogenide structure includes atomic layers, that are substantially parallel to a surface of the transition metal dichalcogenide structure.
    Type: Grant
    Filed: September 4, 2018
    Date of Patent: March 24, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-jin Park, Bong-soo Kim, Jin-bum Kim, Yoo-sang Hwang
  • Patent number: 10580469
    Abstract: A semiconductor device including: a first memory section, a first peripheral circuit section, and a second peripheral circuit section that are disposed next to each other on a substrate; and a second memory section laterally spaced apart from the first memory section, the second peripheral circuit section and the second memory section disposed next to each other on the substrate, wherein the first memory section includes a plurality of first memory cells, each of the first memory cells including a cell transistor and a capacitor connected to the cell transistor, and the second memory section includes a plurality of second memory cells, each of the second memory cells including a variable resistance element and a select element coupled in series to each other, wherein the second memory cells are higher from the substrate than each of the capacitors.
    Type: Grant
    Filed: July 2, 2019
    Date of Patent: March 3, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sungwoo Kim, Bong-Soo Kim, Youngbae Kim, Kijae Hur, Gwanhyeob Koh, Hyeongsun Hong, Yoosang Hwang
  • Patent number: 10580876
    Abstract: An integrated circuit device may include a pair of line structures. Each line structure may include a pair of conductive lines extending over a substrate in a first horizontal direction and a pair of insulating capping patterns respectively covering the pair of conductive lines. The integrated circuit device may include a conductive plug between the pair of line structures and a metal silicide film contacting a top surface of the conductive plug between the pair of insulating capping patterns. The conductive plug may have a first width between the pair of conductive lines and a second width between the pair of insulating capping patterns, in a second horizontal direction perpendicular to the first horizontal direction, where the second width is greater than the first width.
    Type: Grant
    Filed: March 7, 2018
    Date of Patent: March 3, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-hyeok Ahn, Eun-jung Kim, Hui-jung Kim, Ki-seok Lee, Bong-soo Kim, Myeong-dong Lee, Sung-hee Han, Yoo-sang Hwang
  • Patent number: 10573652
    Abstract: A semiconductor device includes a substrate having a trench, a bit line in the trench, a first spacer extending along the trench and at least a portion of a side surface of the bit line and in contact with the bit line, and a second spacer disposed within the trench on the first spacer. The bit line is narrower than the trench, and the first spacer includes silicon oxide. A method of forming a semiconductor device includes forming a trench in a substrate, forming a bit line within the first trench of width less than that of the first trench, and forming a first spacer that lines a portion of the trench and includes silicon oxide in contact with at least a portion of a side surface of the bit line, and forming a second spacer over the first spacer in the trench.
    Type: Grant
    Filed: April 4, 2018
    Date of Patent: February 25, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myeong-Dong Lee, Jun-Won Lee, Ki Seok Lee, Bong-Soo Kim, Seok Han Park, Sung Hee Han, Yoo Sang Hwang
  • Patent number: 10559571
    Abstract: A method of fabricating a semiconductor memory device includes forming a bit line and a bit line capping pattern on the semiconductor substrate, forming a first spacer covering a sidewall of the bit line capping pattern and a sidewall of the bit line, forming a contact plug in contact with a sidewall of the first spacer and having a top surface that is lower than an upper end of the first spacer, removing an upper portion of the first spacer, forming a first sacrificial layer closing at least an entrance of the void, forming a second spacer covering the sidewall of the bit line capping pattern and having a bottom surface in contact with a top surface of the first spacer, and removing the first sacrificial layer. The bit line capping pattern is on the bit line. The contact plug includes a void exposed on the top surface.
    Type: Grant
    Filed: April 13, 2018
    Date of Patent: February 11, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eunjung Kim, Daeik Kim, Bong-Soo Kim, Jemin Park, Semyeong Jang, Yoosang Hwang
  • Publication number: 20200035781
    Abstract: A semiconductor device including a plurality of pillars on a semiconductor substrate; and a support pattern in contact with some lateral surfaces of the pillars and connecting the pillars with one another, wherein the support pattern includes openings that expose other lateral surfaces of the pillars, each of the pillars includes a first pillar upper portion in contact with the support pattern and a second pillar upper portion spaced apart from the support pattern, and the second pillar upper portion has a concave slope.
    Type: Application
    Filed: October 4, 2019
    Publication date: January 30, 2020
    Inventors: Ki-hyung NAM, Bong-Soo KIM, Yoosang HWANG
  • Publication number: 20200035632
    Abstract: A fan-out semiconductor package includes: a frame including first to third insulating layers, a first wiring layer disposed on a first surface of the first insulating layer and embedded in the second insulating layer, and a second wiring layer disposed on the third insulating layer, and having a through-hole penetrating through the first to third insulating layers; a semiconductor chip disposed in the through-hole and having an active surface on which connection pads are disposed and an inactive surface opposing the active surface; an encapsulant covering at least portions of each of the frame and the semiconductor chip and filling at least portions of the through-hole; and a connection structure disposed on the frame and the active surface of the semiconductor chip and including redistribution layers electrically connected to the connection pads. The first and second wiring layers are electrically connected to the connection pads.
    Type: Application
    Filed: March 13, 2019
    Publication date: January 30, 2020
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Bong Soo Kim
  • Publication number: 20200035499
    Abstract: A method includes forming hard mask patterns by depositing a support mask layer, a polycrystalline silicon layer, and a hard mask layer on a substrate and etching the hard mask layer, forming pre-polycrystalline silicon patterns by etching the polycrystalline silicon layer using the hard mask patterns as an etch mask, oxidizing side surfaces of the pre-polycrystalline silicon patterns to form polycrystalline silicon patterns and a silicon oxide layer, forming spacer patterns covering sides of the silicon oxide layer, forming a sacrificial layer on a top surface of the support mask layer to cover the silicon oxide layer and the spacer patterns, etching the sacrificial layer and the silicon oxide layer, forming support mask patterns by etching the support mask layer using the polycrystalline silicon patterns and the spacer patterns as an etch mask, and forming activation pins by etching the substrate using the support mask patterns as an etch mask.
    Type: Application
    Filed: January 17, 2019
    Publication date: January 30, 2020
    Inventors: Sung-Min PARK, Se Myeong JANG, Bong Soo KIM, Je Min PARK
  • Patent number: 10535605
    Abstract: A semiconductor memory device includes word lines extending in a first direction on a semiconductor substrate, bit line structures crossing over the word lines and extending in a second direction intersecting the first direction, and contact pad structures between the word lines and between the bit line structures in plan view. A spacer structure extends between the bit line structures and the contact pad structures. The spacer structure includes a first air gap extending in the second direction along sidewalls of the bit line structures and a second air gap surrounding each of the contact pad structures and coupled to the first air gap.
    Type: Grant
    Filed: October 12, 2017
    Date of Patent: January 14, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eunjung Kim, Hui-Jung Kim, Keunnam Kim, Daeik Kim, Bong-soo Kim, Yoosang Hwang
  • Patent number: 10535659
    Abstract: Semiconductor memory devices are provided. A semiconductor memory device includes a substrate. The semiconductor memory device includes a plurality of memory cell transistors vertically stacked on the substrate. The semiconductor memory device includes a first conductive line connected to a source region of at least one of the plurality of memory cell transistors. The semiconductor memory device includes a second conductive line connected to a plurality of gate electrodes of the plurality of memory cell transistors. Moreover, the semiconductor memory device includes a data storage element connected to a drain region of the at least one of the plurality of memory cell transistors.
    Type: Grant
    Filed: July 17, 2018
    Date of Patent: January 14, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jiyoung Kim, Kiseok Lee, Bong-Soo Kim, Junsoo Kim, Dongsoo Woo, Kyupil Lee, HyeongSun Hong, Yoosang Hwang
  • Publication number: 20190393850
    Abstract: The present invention relates to a surface acoustic wave device package and a method of manufacturing the same, and more specifically, to a method of manufacturing a miniaturized surface acoustic wave device package.
    Type: Application
    Filed: June 18, 2019
    Publication date: December 26, 2019
    Inventors: Jun Woo YONG, Jung Hoon HAN, Bong Soo KIM, Eun Tae PARK
  • Patent number: 10515798
    Abstract: A method of fabricating a device including a two-dimensional (2D) material includes forming a transition metal oxide pattern on a substrate and forming a transition metal dichalcogenide layer on a top surface and a side surface of a residual portion of the transition metal oxide pattern. The forming the transition metal dichalcogenide layer may include replacing a surface portion of the transition metal oxide pattern with the transition metal dichalcogenide layer. The transition metal dichalcogenide layer includes at least one atomic layer that is substantially parallel to a surface of the residual portion of the transition metal oxide pattern.
    Type: Grant
    Filed: September 4, 2018
    Date of Patent: December 24, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-jin Park, Bong-soo Kim, Jin-bum Kim, Yoo-sang Hwang
  • Patent number: 10510759
    Abstract: A semiconductor memory device according to an example embodiment of the present inventive concept may include: a plurality of lower electrodes located on a substrate and spaced apart from one another; and an etch stop pattern located on the substrate and surrounding at least a part of each of the plurality of lower electrodes, in which the etch stop pattern includes: a first etch stop pattern including carbon; and a second etch stop pattern located on the first etch stop pattern and including a material different from a material of the first etch stop pattern.
    Type: Grant
    Filed: June 11, 2018
    Date of Patent: December 17, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hui-jung Kim, Bong-soo Kim, Sung-hee Han, Yoo-sang Hwang
  • Patent number: 10504660
    Abstract: Disclosed is a method for adsorbing a dye for a dye-sensitized solar cell. The method includes: coating a paste including metal oxide nanoparticles on the upper surface of a titanium oxide thin film and calcining the coated paste to form a porous film; adding an additive to a sensitizing dye solution to promote the adsorption of the dye; and dipping the porous film in the sensitizing dye solution to adsorb the sensitizing dye onto the surface of the porous film. The sensitizing dye solution is a dispersion of the sensitizing dye in an organic solvent. Also disclosed are a working electrode prepared using the sensitizing dye solution and a dye-sensitized solar cell including the working electrode. The addition of the additive shortens the time of dye adsorption. Despite the shortened adsorption time, the dye does not undergo desorption in the long term as well as in the short term, ensuring long-term stability of the solar cell.
    Type: Grant
    Filed: October 10, 2014
    Date of Patent: December 10, 2019
    Assignee: Korean Institute of Science and Technology
    Inventors: Min Jae Ko, Bong Soo Kim, Jin Young Kim, Hong Gon Kim, Hae Jung Son, Doh-Kwon Lee, Jin Ah Lee, Hee Suk Jung, Hwa Young Jin