Patents by Inventor Byoung Sung You

Byoung Sung You has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190087129
    Abstract: A memory system includes a plurality of memory devices configuring a plurality of ways, and a memory controller communicating with the plurality of memory devices through a channel, wherein each of the plurality of memory devices includes a device queue, and wherein the device queue queues a plurality of controller commands inputted from the memory controller.
    Type: Application
    Filed: April 24, 2018
    Publication date: March 21, 2019
    Inventor: Byoung Sung YOU
  • Publication number: 20190080766
    Abstract: There are provided a microcontroller, a memory system having the same, and a method for operating the same. A memory system includes: a semiconductor memory performing a scanning operation on ROM data stored in a microcontroller in a test operation and outputting a result of the scanning operation as a status output signal; and a controller for determining whether an error exists in the ROM data, using the status output signal.
    Type: Application
    Filed: April 25, 2018
    Publication date: March 14, 2019
    Inventors: Byoung Sung You, Seung Hyun Chung, Jae Young Lee
  • Publication number: 20190018612
    Abstract: A controller includes: a processor suitable for controlling a memory device to read map data stored in a memory and read out a physical address corresponding to data requested by a host to be read; a counter suitable for obtaining reliability information on the map data stored in the memory; a determining unit suitable for activating a pre-pumping mode when reliability of the map data is poor; a deciding unit suitable for determining a first target die of a pre-pumping operation for reading the data in the activated pre-pumping mode; and a pumping unit suitable for controlling the memory device to perform the pre-pumping operation on the first target die during a background operation for reading out the physical address.
    Type: Application
    Filed: February 12, 2018
    Publication date: January 17, 2019
    Inventors: Byeong-Gyu PARK, Hyunjun KIM, Byoung-Sung YOU
  • Patent number: 10126978
    Abstract: A memory system includes a memory controller transferring a search command, and a memory device searching a plurality of pages a memory device operatively coupled to a memory controller, the memory device being suitable for detecting a last erased page among a plurality of pages included in a memory block of the memory device, and for providing an address of the last erased page to the memory controller, and the memory controller is configured to control the memory device according to the address of the last erased page.
    Type: Grant
    Filed: December 30, 2016
    Date of Patent: November 13, 2018
    Assignee: SK Hynix Inc.
    Inventor: Byoung Sung You
  • Patent number: 10074441
    Abstract: A memory device includes a pass/fail check circuit configured to compare the number of memory cells, which are verified as being a program fail based on a result of verifying program operations of a first group of memory cells of a plurality of memory cells, with a first reference bit number, and to check whether the first group of memory cells is a pass or fail and a control circuit configured to control the pass/fail check circuit to recheck whether the first group of memory cells is the pass or fail based on a second reference bit number smaller than the first reference bit number when the first group of memory cells is found to be the pass based on a result of a pass/fail check operation of the pass/fail check circuit.
    Type: Grant
    Filed: June 6, 2016
    Date of Patent: September 11, 2018
    Assignee: SK Hynix Inc.
    Inventors: Byoung-Sung You, Jae-Hyoung Ko
  • Patent number: 10073623
    Abstract: A memory system, may include: a memory device including a plurality of memory blocks each including a plurality of stacked word lines; and a controller suitable for dividing the plurality of word lines into two or more word line groups according to heights thereof, programming data of a relatively high access frequency into a word line group having word lines of relatively low physical heights and data of a relatively low access frequency into a word line group having word lines of relatively high physical heights among the word line groups included in each of the memory blocks.
    Type: Grant
    Filed: June 29, 2017
    Date of Patent: September 11, 2018
    Assignee: SK Hynix Inc.
    Inventor: Byoung-Sung You
  • Publication number: 20180150224
    Abstract: A memory system, may include: a memory device including a plurality of memory blocks each including a plurality of stacked word lines; and a controller suitable for dividing the plurality of word lines into two or more word line groups according to heights thereof, programming data of a relatively high access frequency into a word line group having word lines of relatively low physical heights and data of a relatively low access frequency into a word line group having word lines of relatively high physical heights among the word line groups included in each of the memory blocks.
    Type: Application
    Filed: June 29, 2017
    Publication date: May 31, 2018
    Inventor: Byoung-Sung YOU
  • Patent number: 9984001
    Abstract: A memory system may include a plurality of first and second memory devices each comprising M-bit multi-level cells (MLCs), M-bit multi-buffers, and transmission buffers, a cache memory suitable for caching data inputted to or outputted from the plurality of first and second memory devices, and a controller suitable for programming program data cached by the cache memory to a memory device selected among the first and second memory devices by transferring the program data to M-bit multi-buffers of the selected memory device whenever the program data are cached by M bits into the cache memory, and controlling the selected memory device to perform a necessary preparation operation, except for a secondary preparation operation, of a program preparation operation, until an input of the program data is ended or the M-bit multi-buffers of the selected memory device are full.
    Type: Grant
    Filed: July 7, 2016
    Date of Patent: May 29, 2018
    Assignee: SK Hynix Inc.
    Inventors: Byoung-Sung You, Jin-Woong Kim, Jong-Min Lee
  • Publication number: 20180052638
    Abstract: A memory system includes a memory controller transferring a search command, and a memory device searching a plurality of pages a memory device operatively coupled to a memory controller, the memory device being suitable for detecting a last erased page among a plurality of pages included in a memory block of the memory device, and for providing an address of the last erased page to the memory controller, and the memory controller is configured to control the memory device according to the address of the last erased page.
    Type: Application
    Filed: December 30, 2016
    Publication date: February 22, 2018
    Inventor: Byoung Sung YOU
  • Patent number: 9851899
    Abstract: A nonvolatile memory device includes a multi-level cell which stores M-bit data at a time and M number of latches for respectively storing M-bit data on a single bit basis. A controller sequentially latches M-bit data of the multi-level cell into the M number of latches, respectively, during a first half read period, and sequentially outputs the latched M-bit data in the M number of latches during a second half read period.
    Type: Grant
    Filed: April 26, 2017
    Date of Patent: December 26, 2017
    Assignee: SK Hynix Inc.
    Inventor: Byoung-Sung You
  • Publication number: 20170229168
    Abstract: A nonvolatile memory device includes a multi-level cell which stores M-bit data at a time and M number of latches for respectively storing M-bit data on a single bit basis. A controller sequentially latches M-bit data of the multi-level cell into the M number of latches, respectively, during a first half read period, and sequentially outputs the latched M-bit data in the M number of latches during a second half read period.
    Type: Application
    Filed: April 26, 2017
    Publication date: August 10, 2017
    Inventor: Byoung-Sung YOU
  • Publication number: 20170220472
    Abstract: A memory system may include a plurality of first and second memory devices each comprising M-bit multi-level cells (MLCs), M-bit multi-buffers, and transmission buffers, a cache memory suitable for caching data inputted to or outputted from the plurality of first and second memory devices, and a controller suitable for programming program data cached by the cache memory to a memory device selected among the first and second memory devices by transferring the program data to M-bit multi-buffers of the selected memory device whenever the program data are cached by M bits into the cache memory, and controlling the selected memory device to perform a necessary preparation operation, except for a secondary preparation operation, of a program preparation operation, until an input of the program data is ended or the M-bit multi-buffers of the selected memory device are full.
    Type: Application
    Filed: July 7, 2016
    Publication date: August 3, 2017
    Inventors: Byoung-Sung YOU, Jin-Woong KIM, Jong-Min LEE
  • Publication number: 20170162273
    Abstract: A memory device includes a pass/fail check circuit configured to compare the number of memory cells, which are verified as being a program fail based on a result of verifying program operations of a first group of memory cells of a plurality of memory cells, with a first reference bit number, and to check whether the first group of memory cells is a pass or fail and a control circuit configured to control the pass/fail check circuit to recheck whether the first group of memory cells is the pass or fail based on a second reference bit number smaller than the first reference bit number when the first group of memory cells is found to be the pass based on a result of a pass/fail check operation of the pass/fail check circuit.
    Type: Application
    Filed: June 6, 2016
    Publication date: June 8, 2017
    Inventors: Byoung-Sung YOU, Jae-Hyoung KO
  • Patent number: 9666270
    Abstract: A nonvolatile memory device includes a multi-level cell which stores M-bit data at a time and M number of latches for respectively storing M-bit data on a single bit basis. A controller sequentially latches M-bit data of the multi-level cell into the M number of latches, respectively, during a first half read period, and sequentially outputs the latched M-bit data in the M number of latches during a second half read period.
    Type: Grant
    Filed: December 4, 2015
    Date of Patent: May 30, 2017
    Assignee: SK Hynix Inc.
    Inventor: Byoung-Sung You
  • Publication number: 20160372186
    Abstract: A nonvolatile memory system includes a nonvolatile memory device including a nonvolatile memory device including a multi-level cell which stores M-bit data, M being an integer equal to or greater than 3, at a time and M number of latches for respectively storing M-bit data on a single bit basis; and a controller suitable for sequentially latching M-bit data of the multi-level cell into the M number of latches, respectively, during a first half read period, and sequentially outputting the latched M-bit data in the M number of latches during a second half read period.
    Type: Application
    Filed: December 4, 2015
    Publication date: December 22, 2016
    Inventor: Byoung-Sung YOU
  • Publication number: 20160260492
    Abstract: In a method of operating a memory system including memory cells having a plurality of voltage states, a plurality of page data are acquired from a selected page while sequentially applying, to a selected word line, a plurality of test voltages between a minimum voltage level and a maximum voltage level. Center voltages corresponding to at least some voltage states among the plurality of voltage states are detected based on the plurality of page data. Read voltages are set based on the detected center voltages. Data stored in the selected page is read by applying the to set read voltages to the selected word line.
    Type: Application
    Filed: August 25, 2015
    Publication date: September 8, 2016
    Inventor: Byoung Sung YOU
  • Publication number: 20160224466
    Abstract: A memory system may include a first memory device including a first input/output buffer, a second memory device including a second input/output buffer, and a cache memory suitable for selectively and temporarily storing first and second data to be respectively programmed in the first and second memory devices. The first data is programmed to the first memory device in a first program section by being stored in the cache memory only in a first monopoly section of the first program section. The second data is programmed to the second memory device in a second program section by being stored in the cache memory only in a second monopoly section of a second program section. The first monopoly section and the second monopoly section are set not to overlap each other.
    Type: Application
    Filed: June 18, 2015
    Publication date: August 4, 2016
    Inventor: Byoung-Sung YOU
  • Patent number: 8347042
    Abstract: A multi-plane type flash memory device comprises a plurality of planes each including a plurality of memory cell blocks, page buffers each latching an input data bit to be output to its corresponding plane or latching an output data bit to be received from the corresponding plane, cache buffers each storing an input or output data bits in response to one of cache input control signals and each transferring the stored data bit to the page buffer or an external device in response to one of cache output control signals, and a control logic circuit generating the cache input and output control signals in response to command and chip enable signals containing plural bits. The program and read operations for the plural planes are conducted simultaneously in response to the chip enable signal containing the plural bits, which increases an operation speed and data throughput processed therein.
    Type: Grant
    Filed: May 28, 2009
    Date of Patent: January 1, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventor: Byoung Sung You
  • Patent number: 8270215
    Abstract: In a nonvolatile memory device, a cache program operation for the next data is performed in a first latch, and a verification program operation for the current data is performed using a second latch. Thus, data collision can be avoided and execution time can be reduced.
    Type: Grant
    Filed: June 29, 2010
    Date of Patent: September 18, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Byoung Sung You, Jin Su Park, Seong Je Park
  • Publication number: 20100329030
    Abstract: In a nonvolatile memory device, a cache program operation for the next data is performed in a first latch, and a verification program operation for the current data is performed using a second latch. Thus, data collision can be avoided and execution time can be reduced.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 30, 2010
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Byoung Sung YOU, Jin Su PARK, Seong Je PARK