Patents by Inventor Chan Yang

Chan Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12125792
    Abstract: A method of forming a semiconductor device, includes forming an active region; forming first, second and third metal-to-drain/source (MD) contact structures which extend in a first direction, and correspondingly overlap and electrically couple to the active region; forming a via-to-via (V2V) rail which extends in a second direction perpendicular to the first direction, overlaps at least the first MD contact structure and the third MD contact structures; forming a first via-to-MD (VD) structure over, and electrically coupled to, the first MD contact structure and the V2V rail; and forming a first conductive segment which overlaps the V2V rail, is in a first metallization layer, and is electrically coupled to the first VD structure.
    Type: Grant
    Filed: March 30, 2023
    Date of Patent: October 22, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Jung-Chan Yang, Chi-Yu Lu, Hui-Zhong Zhuang, Chih-Liang Chen
  • Patent number: 12125839
    Abstract: A semiconductor device includes a first fin, a first continuous fin and continuous gates. The first fin is formed on a substrate, and includes first and second portions that are spaced apart by a first recess. A side of the first portion and a side of the second portion are located at two sides of the first recess, respectively. The first continuous fin is formed on the substrate, and extends along the first portion, the first recess and the second portion. The continuous gates are formed on the substrate, and arranged to intersect the first continuous fin and the first fin in a layout view. A first number of the continuous gates are disposed across the first recess and each of the first number of the continuous gates is disposed between the two sides of the first recess in a layout view. A method is also disclosed herein.
    Type: Grant
    Filed: November 30, 2020
    Date of Patent: October 22, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Cheng-I Huang, Ting-Wei Chiang, Shih-Chi Fu, Sheng-Fang Cheng, Jung-Chan Yang
  • Patent number: 12125850
    Abstract: An integrated circuit includes a semiconductor substrate, an isolation region extending into, and overlying a bulk portion of, the semiconductor substrate, a buried conductive track comprising a portion in the isolation region, and a transistor having a source/drain region and a gate electrode. The source/drain region or the gate electrode is connected to the buried conductive track.
    Type: Grant
    Filed: April 19, 2021
    Date of Patent: October 22, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Pochun Wang, Ting-Wei Chiang, Chih-Ming Lai, Hui-Zhong Zhuang, Jung-Chan Yang, Ru-Gun Liu, Shih-Ming Chang, Ya-Chi Chou, Yi-Hsiung Lin, Yu-Xuan Huang, Guo-Huei Wu, Yu-Jung Chang
  • Publication number: 20240336485
    Abstract: Graphite oxide, graphene oxide, and reduced graphene oxide are provided. The graphene oxide includes 25 to 45 at % of oxygen (O) and is effectively exfoliated from graphite oxide, and can embody excellent powder conductivity after reduction.
    Type: Application
    Filed: June 20, 2024
    Publication date: October 10, 2024
    Inventors: Woo Hyun AN, Joo Cheol LEE, Hwi Chan YANG, Seung Du KIM
  • Publication number: 20240339623
    Abstract: A conductive material slurry for a secondary battery electrode, which has low viscosity and low sheet resistance, includes a conductive material and a dispersant that disperses the conductive material. The dispersant includes a cellulose compound and a conductive polymer, and the amount of the conductive material is greater than 0 wt % and equal to or less than 2.5 wt % based on the total weight of the conductive material slurry for a secondary battery electrode.
    Type: Application
    Filed: June 18, 2024
    Publication date: October 10, 2024
    Inventors: Jukyung HAN, Chul HUH, Hwi Chan YANG, Joocheol LEE, Hyeongcheol KIM
  • Publication number: 20240332174
    Abstract: An IC device includes first and second circuits adjacent each other and over a substrate. The first circuit includes a first IO pattern along a first track among a plurality of tracks in a first metal layer, the plurality of tracks elongated along a first axis and spaced from each other along a second axis. The second circuit includes a plurality of conductive patterns along corresponding different tracks among the plurality of tracks in the first metal layer, each of the plurality of conductive patterns being an IO pattern of the second circuit or a floating conductive pattern. The first metal layer further includes a first connecting pattern along the first track and connecting the first IO pattern and a second IO pattern of the second circuit. The second IO pattern is one of the plurality of conductive patterns of the second circuit and is along the first track.
    Type: Application
    Filed: June 11, 2024
    Publication date: October 3, 2024
    Inventors: Cheng-Yu LIN, Jung-Chan YANG, Hui-Zhong ZHUANG, Sheng-Hsiung CHEN, Kuo-Nan YANG, Chih-Liang CHEN, Lee-Chung LU
  • Publication number: 20240332083
    Abstract: A semiconductor device includes several first cell row an several second cell rows. The first cell rows extend in a first direction. Each of the first cell rows has a first row height. A first row of the first cell rows is configured for a first cell to be arranged. The second cell rows extend in the first direction. Each of the second cell rows has a second row height that is different from the first row height. At least one row of the second cell rows includes a portion for at least one second cell to be arranged. The portion has a third row height that is different from the first row height and the second row height.
    Type: Application
    Filed: June 10, 2024
    Publication date: October 3, 2024
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Jerry Chang-Jui KAO, Hui-Zhong ZHUANG, Li-Chung HSU, Sung-Yen YEH, Yung-Chen CHIEN, Jung-Chan YANG, Tzu-Ying LIN
  • Publication number: 20240330564
    Abstract: A semiconductor device includes a plurality of active regions extending in a first direction. The semiconductor device further includes a gate electrode over the plurality of active regions, wherein the gate electrode extends in a second direction perpendicular to the first direction. The semiconductor device further includes a power rail extending in the first direction. The power rail includes a first power rail portion adjacent to the first boundary, wherein the first power rail portion has a first inner edge, and a second power rail portion adjacent to the second boundary, wherein the second power rail portion has a second inner edge, and the first inner edge is offset from the second inner edge in the second direction.
    Type: Application
    Filed: June 12, 2024
    Publication date: October 3, 2024
    Inventors: Jung-Chan YANG, Hui-Zhong ZHUANG, Ting-Wei CHIANG, Chi-Yu LU
  • Publication number: 20240330561
    Abstract: A layout method includes generating a design data comprising an electronic circuit, and generating a design layout by placing a first cell corresponding to the electronic circuit. The first cell includes a first source/drain region and a second source/drain region extending in a first direction in a first layer, a gate electrode extending in a second direction perpendicular to the first direction in a second layer, and a first conductive line arranged in a third layer over the second layer and electrically connected to one of the first source/drain region, the second source/drain region and the gate electrode. The first cell is defined by a left cell side and a right cell side. At least one of the left cell side, the right cell side, the gate electrode and the first conductive line extends in a third direction not parallel to the first and second directions.
    Type: Application
    Filed: June 13, 2024
    Publication date: October 3, 2024
    Inventors: POCHUN WANG, JERRY CHANG JUI KAO, JUNG-CHAN YANG, HUI-ZHONG ZHUANG, TZU-YING LIN, CHUNG-HSING WANG
  • Patent number: 12094880
    Abstract: An integrated circuit includes a first diffusion area for a first type transistor. The first type transistor includes a first drain region and a first source region. A second diffusion area for a second type transistor is separated from the first diffusion area. The second type transistor includes a second drain region and a second source region. A gate electrode continuously extends across the first diffusion area and the second diffusion area in a routing direction. A first metallic structure is electrically coupled with the first source region. A second metallic structure is electrically coupled with the second drain region. A third metallic structure is disposed over and electrically coupled with the first and second metallic structures. A width of the first metallic structure is substantially equal to or larger than a width of the third metallic structure.
    Type: Grant
    Filed: February 13, 2023
    Date of Patent: September 17, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Ali Keshavarzi, Ta-Pen Guo, Shu-Hui Sung, Hsiang-Jen Tseng, Shyue-Shyh Lin, Lee-Chung Lu, Chung-Cheng Wu, Li-Chun Tien, Jung-Chan Yang, Ting Yu Chen, Min Cao, Yung-Chin Hou
  • Publication number: 20240306304
    Abstract: An apparatus and method for manufacturing a power module is provided. The power module includes: a circuit board having a metal pattern formed thereon; a terminal coupled to the circuit board and electrically connected to at least a portion of the metal pattern; a power device chip bonded to the circuit board and electrically connected to at least a portion of the metal pattern and the terminal; and a molding part covering the power device chip and the circuit board. The circuit board includes: a base part comprising an insulating material; a pattern layer disposed on at least one of an upper surface and a lower surface of the base part and providing the metal pattern; and a thin film resistor having a predetermined circuit pattern connecting the metal patterns disposed on the base part to each other.
    Type: Application
    Filed: February 14, 2024
    Publication date: September 12, 2024
    Applicant: HYUNDAI MOBIS CO., LTD.
    Inventors: Chan Yang CHOE, Min Ki KIM
  • Publication number: 20240296273
    Abstract: An integrated circuit includes a first power rail extending in a first direction, and configured to supply a first supply voltage, and a first region next to the first power rail. The first region includes a first conductive structure extending in the first direction, a first set of conductive structures extending in a second direction, and a first set of vias between the first set of conductive structures and the first conductive structure. The first set of conductive structures overlaps the first conductive structure and the first power rail, and is located on a second level. Each conductive structure of the first set of conductive structures is separated from each other in the first direction. Each via of the first set of vias is located where the first set of conductive structures overlaps the first conductive structure and couples the first set of conductive structures to the first conductive structure.
    Type: Application
    Filed: May 14, 2024
    Publication date: September 5, 2024
    Inventors: Jung-Chan YANG, Ting-Wei CHIANG, Jerry Chang-Jui KAO, Hui-Zhong ZHUANG, Lee-Chung LU, Li-Chun TIEN, Meng-Hung SHEN, Shang-Chih HSIEH, Chi-Yu LU
  • Patent number: 12074069
    Abstract: A semiconductor device includes several first cell row an several second cell rows. The first cell rows extend in a first direction. Each of the first cell rows has a first row height. A first row of the first cell rows is configured for a first cell to be arranged. The second cell rows extend in the first direction. Each of the second cell rows has a second row height that is different from the first row height. At least one row of the second cell rows includes a portion for at least one second cell to be arranged. The portion has a third row height that is different from the first row height and the second row height.
    Type: Grant
    Filed: June 2, 2022
    Date of Patent: August 27, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Jerry Chang-Jui Kao, Hui-Zhong Zhuang, Li-Chung Hsu, Sung-Yen Yeh, Yung-Chen Chien, Jung-Chan Yang, Tzu-Ying Lin
  • Patent number: 12073170
    Abstract: An integrated circuit structure includes a first, second and third power rail extending in a first direction, a first, second and third set of conductive structures extending in the second direction, and being located at a second level, and a first, second and third conductive structure extending in the second direction, and being located at a third level. The first conductive structure overlaps a first conductive structure of the corresponding first, second and third set of conductive structures. The second conductive structure overlaps a second conductive structure of the corresponding first, second and third set of conductive structures. The third conductive structure overlaps a third conductive structure of the corresponding first, second and third set of conductive structures.
    Type: Grant
    Filed: July 18, 2023
    Date of Patent: August 27, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Jung-Chan Yang, Ting-Wei Chiang, Cheng-I Huang, Hui-Zhong Zhuang, Chi-Yu Lu, Stefan Rusu
  • Patent number: 12074168
    Abstract: A semiconductor device having a standard cell, includes a first power supply line, a second power supply line, a first gate-all-around field effect transistor (GAA FET) disposed over a substrate, and a second GAA FET disposed above the first GAA FET. The first power supply line and the second power supply line are located at vertically different levels from each other.
    Type: Grant
    Filed: April 18, 2023
    Date of Patent: August 27, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD
    Inventors: Guo-Huei Wu, Jerry Chang Jui Kao, Chih-Liang Chen, Hui-Zhong Zhuang, Jung-Chan Yang, Lee-Chung Lu, Xiangdong Chen
  • Publication number: 20240270126
    Abstract: A multi-position seat configured to maximize usability thereof through various changes in the positions of a seat back and a seat cushion may include a height assembly configured to move a base frame mounted on a vehicle body, a slide assembly configured to move a seat cushion frame, which is positioned above the base frame and is connected to the base frame via a link mechanism, upwards and downwards by sliding action of the link mechanism in a forward and backward direction, a tilt assembly configured to move a rear end portion of the seat cushion frame upwards and downwards, and a seat back frame hingedly coupled to a rear end portion of the base frame to be reclined.
    Type: Application
    Filed: April 22, 2024
    Publication date: August 15, 2024
    Applicants: Hyundai Motor Company, Kia Corporation, Hyundai Transys,Inc., Daechang Seat Co., LTD-Dongtan
    Inventors: Eun Sue KIM, Seung Sik Han, Hong Heui Lee, Myung Hoe Kim, Jong Tak Lee, Hae Dong Kwak, Cheol Hwan Yoon, Jun Sik Hwang, In Sun Baek, Sin Chan Yang, Myung Soo Lee, Chan Ki Cho
  • Patent number: 12056432
    Abstract: The present disclosure describes an example method for routing a standard cell with multiple pins. The method can include modifying a dimension of a pin of the standard cell, where the pin is spaced at an increased distance from a boundary of the standard cell than an original position of the pin. The method also includes routing an interconnect from the pin to a via placed on a pin track located between the pin and the boundary and inserting a keep out area between the interconnect and a pin from an adjacent standard cell. The method further includes verifying that the keep out area separates the interconnect from the pin from the adjacent standard cell by at least a predetermined distance.
    Type: Grant
    Filed: April 13, 2023
    Date of Patent: August 6, 2024
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Fong-yuan Chang, Chun-Chen Chen, Sheng-Hsiung Chen, Ting-Wei Chiang, Chung-Te Lin, Jung-Chan Yang, Lee-Chung Lu, Po-Hsiang Huang
  • Publication number: 20240258689
    Abstract: This application provides a display apparatus and an electronic device. A transparent dielectric layer is added to the display apparatus, metal is deposited on the transparent dielectric layer, to form a metal grid, and a part of the metal grid is used as a radiator of an antenna structure. After an antenna is integrated into the display apparatus, through optimization of an optical design, the metal grid may meet a requirement for optical transmittance, and display effect is not obviously affected. In addition, because the antenna structure is integrated into the display apparatus, coverage space of a wireless signal is increased. This avoids occurrence of a signal blind region, so that the electronic device has a more reliable connection in a millimeter-wave band, to meet a communication requirement.
    Type: Application
    Filed: April 29, 2022
    Publication date: August 1, 2024
    Inventors: Ruiyuan Tian, Lin Yuan, Weibo Peng, Wei Shan, Yu Chan Yang, Hai Yu, Liang Guo, Yafei Zhang, Wenjie Xu, Xiaodong Xie
  • Patent number: 12036905
    Abstract: A backboard assembly for a vehicular rear seat is disclosed. The backboard assembly includes an upper part and a lower part, which are made of a hard plastic material. The backboard assembly prevents the formation of a gap between the lower part and a luggage board, regardless of the operational mode of the rear seat. When a seat back is folded, the upper part, the lower part, and the luggage board are aligned in a horizontal direction, thereby allowing the space for passengers in the rear seat to be completely integrated with a luggage compartment.
    Type: Grant
    Filed: November 19, 2021
    Date of Patent: July 16, 2024
    Assignees: Hyundai Motor Company, Kia Corporation, Hyundai Transys Inc., Daechang Seat Co., LTD-Dongtan
    Inventors: Eun Sue Kim, Seung Sik Han, Hong Heui Lee, Myung Hoe Kim, Cheol Hwan Yoon, Hae Dong Kwak, Jun Sik Hwang, Jong Tak Lee, Sin Chan Yang, In Sun Baek, Myung Soo Lee, Chan Ki Cho
  • Patent number: 12039242
    Abstract: A layout method includes generating a design data comprising an electronic circuit, and generating a design layout by placing a first cell corresponding to the electronic circuit. The first cell includes a first source/drain region and a second source/drain region extending in a first direction in a first layer, a gate electrode extending in a second direction perpendicular to the first direction in a second layer, and a first conductive line arranged in a third layer over the second layer and electrically connected to one of the first source/drain region, the second source/drain region and the gate electrode. The first cell is defined by a left cell side and a right cell side. At least one of the left cell side, the right cell side, the gate electrode and the first conductive line extends in a third direction not parallel to the first and second directions.
    Type: Grant
    Filed: August 31, 2020
    Date of Patent: July 16, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Pochun Wang, Jerry Chang Jui Kao, Jung-Chan Yang, Hui-Zhong Zhuang, Tzu-Ying Lin, Chung-Hsing Wang