Patents by Inventor Chan Yang

Chan Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11756999
    Abstract: In at least one cell region, a semiconductor device includes fin patterns and at least one overlying gate structure. The fin patterns (dummy and active) are substantially parallel to a first direction. Each gate structure is substantially parallel to a second direction (which is substantially perpendicular to the first direction). First and second active fin patterns have corresponding first and second conductivity types. Each cell region, relative to the second direction, includes: a first active region which includes a sequence of three or more consecutive first active fin patterns located in a central portion of the cell region; a second active region which includes one or more second active fin patterns located between the first active region and a first edge of the cell region; and a third active region which includes one or more second active fin patterns located between the first active region and a second edge of the cell region.
    Type: Grant
    Filed: March 18, 2021
    Date of Patent: September 12, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Jung-Chan Yang, Hui-Zhong Zhuang, Lee-Chung Lu, Ting-Wei Chiang, Li-Chun Tien
  • Patent number: 11756952
    Abstract: An integrated circuit includes a gated circuit configured to operate on a first or second voltage, a header circuit, a first power rail and a second power rail on a back-side of a wafer, a third power rail on the back-side of the wafer, and a fourth power rail on a front-side of the wafer. The first and second power rail extend in a first direction, and are separated from each other in a second direction. The third power rail is between the first and second power rail in the second direction. The third power rail is configured to supply the second voltage to the gated circuit. The fourth power rail includes a first set of conductors extending in the second direction. Each of the first set of conductors is configured to supply a third voltage to the header circuit, and is separated from each other in the first direction.
    Type: Grant
    Filed: December 14, 2022
    Date of Patent: September 12, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Kuang-Ching Chang, Jung-Chan Yang, Hui-Zhong Zhuang, Chih-Liang Chen, Kuo-Nan Yang
  • Publication number: 20230265770
    Abstract: A vertical joint coupling structure includes a first casing in which combustion gases flow, a second casing connected to the first casing, a vertical joint mounted on the second casing and coupled to the first casing, a plurality of bolt fasteners fastened to the vertical joint and the first casing, a plurality of jacking screws inserted into the vertical joint to secure a gap between the vertical joint and the first casing upon disassembly or assembly between the first casing and the second casing, and a shim member inserted into the gap between the vertical joint and the first casing.
    Type: Application
    Filed: February 24, 2023
    Publication date: August 24, 2023
    Inventors: Young Chan YANG, Dong Wook LEE
  • Publication number: 20230267262
    Abstract: A method of generating an IC layout diagram includes positioning a cell in the IC layout diagram relative to a first metal layer cut region alignment pattern and overlapping the cell with a first metal layer cut region. The cell includes a first metal layer region corresponding to one of a first or second mask set, the first metal layer cut region alignment pattern includes a sub-pattern corresponding to the one of the first or second mask set, and the first metal layer cut region corresponds to the sub-pattern.
    Type: Application
    Filed: April 21, 2023
    Publication date: August 24, 2023
    Inventors: Jung-Chan YANG, Ting Yu CHEN, Li-Chun TIEN, Fong-Yuan CHANG
  • Patent number: 11735625
    Abstract: A semiconductor device, including: a first OD strip, a first doping region, a second OD strip, a second doping region, and a third doping region. The first OD strip extending in a first direction is disposed on the first OD strip, and includes a first-type dopant to define an active region of a first MOS. The second OD strip extending in the first direction and immediately adjacent to the first OD strip in a second direction, wherein the second direction is orthogonal with the first direction. The second doping region is disposed on the second OD strip, and includes a second-type dopant to define an active region of a second MOS. The third doping region is disposed on the second OD strip, and includes the second-type dopant and is configured to be a body terminal of the first MOS.
    Type: Grant
    Filed: September 29, 2020
    Date of Patent: August 22, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Jung-Chan Yang, Hui-Zhong Zhuang, Chih-Liang Chen, Ting-Wei Chiang, Cheng-I Huang, Kuo-Nan Yang
  • Publication number: 20230253396
    Abstract: The present disclosure describes an example method for routing a standard cell with multiple pins. The method can include modifying a dimension of a pin of the standard cell, where the pin is spaced at an increased distance from a boundary of the standard cell than an original position of the pin. The method also includes routing an interconnect from the pin to a via placed on a pin track located between the pin and the boundary and inserting a keep out area between the interconnect and a pin from an adjacent standard cell. The method further includes verifying that the keep out area separates the interconnect from the pin from the adjacent standard cell by at least a predetermined distance.
    Type: Application
    Filed: April 13, 2023
    Publication date: August 10, 2023
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Fong-yuan CHANG, Chun-Chen CHEN, Sheng-Hsiung CHEN, Ting-Wei CHIANG, Chung-Te LIN, Jung-Chan YANG, Lee-Chung LU, Po-Hsiang HUANG
  • Publication number: 20230253328
    Abstract: A method of forming a semiconductor device, includes forming an active region; forming first, second and third metal-to-drain/source (MD) contact structures which extend in a first direction, and correspondingly overlap and electrically couple to the active region; forming a via-to-via (V2V) rail which extends in a second direction perpendicular to the first direction, overlaps at least the first MD contact structure and the third MD contact structures; forming a first via-to-MD (VD) structure over, and electrically coupled to, the first MD contact structure and the V2V rail; and forming a first conductive segment which overlaps the V2V rail, is in a first metallization layer, and is electrically coupled to the first VD structure.
    Type: Application
    Filed: March 30, 2023
    Publication date: August 10, 2023
    Inventors: Jung-Chan YANG, Chi-Yu LU, Hui-Zhong ZHUANG, Chih-Liang CHEN
  • Publication number: 20230253406
    Abstract: A semiconductor device having a standard cell, includes a first power supply line, a second power supply line, a first gate-all-around field effect transistor (GAA FET) disposed over a substrate, and a second GAA FET disposed above the first GAA FET. The first power supply line and the second power supply line are located at vertically different levels from each other.
    Type: Application
    Filed: April 18, 2023
    Publication date: August 10, 2023
    Inventors: Guo-Huei WU, Jerry Chang Jui KAO, Chih-Liang CHEN, Hui-Zhong ZHUANG, Jung-Chan YANG, Lee-Chung LU, Xiangdong CHEN
  • Patent number: 11705450
    Abstract: Semiconductor structures and methods for forming a semiconductor structure are provided. The method includes forming a first active semiconductor region disposed in a first vertical level of the semiconductor structure, forming a second active semiconductor region disposed in the first vertical level, where the second active semiconductor region is separated from the first active semiconductor region by a distance in a first direction, forming a first conductive structure disposed in a second vertical level that is adjacent to the first vertical level. The first conductive structure extends along the first direction and electrically couples the first active semiconductor region to the second active semiconductor region.
    Type: Grant
    Filed: April 7, 2021
    Date of Patent: July 18, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Ni-Wan Fan, Jung-Chan Yang, Hsiang-Jen Tseng, Tommy Hu, Chi-Yu Lu, Wei-Ling Chang
  • Patent number: 11704465
    Abstract: An integrated circuit structure includes a first and second power rail extending in a first direction and being located at a first level, a first and second set of conductive structures located at a second level and extending in a second direction, a first and second set of vias, and a first and second conductive structure located at a third level and extending in the second direction. The first set of vias coupling the first power rail to the first set of conductive structures. The second set of vias coupling the second power rail to the second set of conductive structures. The first conductive structure overlaps a first conductive structure of the first set of conductive structures and the second set of conductive structures. The second conductive structure overlaps a second conductive structure of the first set of conductive structures and the second set of conductive structures.
    Type: Grant
    Filed: November 30, 2020
    Date of Patent: July 18, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Jung-Chan Yang, Ting-Wei Chiang, Cheng-I Huang, Hui-Zhong Zhuang, Chi-Yu Lu, Stefan Rusu
  • Patent number: 11688731
    Abstract: An integrated circuit (IC) device includes a functional circuit electrically coupled to a first power supply node and operable by a first power supply voltage on the first power supply node, and a power control circuit including a first transistor and a second transistor of different types. The first transistor includes a gate terminal configured to receive a control signal, a first terminal electrically coupled to the first power supply node, and a second terminal electrically coupled to a second power supply node. The second transistor includes a gate terminal configured to receive the control signal, and first and second terminals configured to receive a predetermined voltage. The first transistor is configured to, in response to the control signal, connect or disconnect the first and second power supply nodes to provide or cutoff power supply to the functional circuit.
    Type: Grant
    Filed: April 15, 2021
    Date of Patent: June 27, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Yi-Jui Chang, Jung-Chan Yang
  • Publication number: 20230197723
    Abstract: An integrated circuit includes a first diffusion area for a first type transistor. The first type transistor includes a first drain region and a first source region. A second diffusion area for a second type transistor is separated from the first diffusion area. The second type transistor includes a second drain region and a second source region. A gate electrode continuously extends across the first diffusion area and the second diffusion area in a routing direction. A first metallic structure is electrically coupled with the first source region. A second metallic structure is electrically coupled with the second drain region. A third metallic structure is disposed over and electrically coupled with the first and second metallic structures. A width of the first metallic structure is substantially equal to or larger than a width of the third metallic structure.
    Type: Application
    Filed: February 13, 2023
    Publication date: June 22, 2023
    Inventors: Ali KESHAVARZI, Ta-Pen GUO, Shu-Hui SUNG, Hsiang-Jen TSENG, Shyue-Shyh LIN, Lee-Chung LU, Chung-Cheng WU, Li-Chun TIEN, Jung-Chan YANG, Ting Yu CHEN, Min CAO, Yung-Chin HOU
  • Publication number: 20230194398
    Abstract: The present disclosure relates to a blood staining patch, a method and device for a blood test using the same, and more particularly, to a patch configured to contain a staining reagent for staining blood and a method and device for economically testing blood using the same. A blood testing method according to an aspect of the present disclosure, which is a blood testing method in which a patch, which includes a mesh structure forming micro-cavities and is configured to contain a staining reagent for staining staining targets present in blood in the micro-cavities, is used to perform a blood test through staining of the staining target, includes placing blood in a reaction region, and providing the staining reagent to the reaction region using the patch configured to contain the staining reagent.
    Type: Application
    Filed: January 27, 2023
    Publication date: June 22, 2023
    Inventors: Dong Young Lee, Chan Yang Lim, Kyung Hwan Kim, Young Min Shin, Hyun Jeong YANG
  • Patent number: 11664380
    Abstract: A semiconductor device having a standard cell, includes a first power supply line, a second power supply line, a first gate-all-around field effect transistor (GAA FET) disposed over a substrate, and a second GAA FET disposed above the first GAA FET. The first power supply line and the second power supply line are located at vertically different levels from each other.
    Type: Grant
    Filed: July 12, 2021
    Date of Patent: May 30, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Guo-Huei Wu, Jerry Chang Jui Kao, Chih-Liang Chen, Hui-Zhong Zhuang, Jung-Chan Yang, Lee-Chung Lu, Xiangdong Chen
  • Patent number: 11655730
    Abstract: A strut structure of a gas turbine, an exhaust diffuser and a gas turbine including the same are provided. The strut structure of a gas turbine, the strut structure being formed in an annular exhaust passage formed between an inner casing and an outer casing of the gas turbine, includes a strut housing configured to include a lower end which is connected to the inner casing and an upper end which is connected to the outer casing, and a strut groove configured to be formed on at least one end of the upper end and the lower end of the strut housing to connect a front end and a rear end thereof.
    Type: Grant
    Filed: January 20, 2020
    Date of Patent: May 23, 2023
    Assignee: DOOSAN ENERBILITY CO., LTD.
    Inventors: Ik Sang Lee, Willy Hofmann, Young Chan Yang
  • Patent number: 11652067
    Abstract: Methods/structures of forming substrate tap structures are described. Those methods/structures may include forming a plurality of conductive interconnect structures on an epitaxial layer disposed on a substrate, wherein individual ones of the plurality of conductive interconnect structures are adjacent each other, forming a portion of a seed layer on at least one of the plurality of conductive interconnect structures, and forming a conductive trace on the seed layer.
    Type: Grant
    Filed: December 28, 2016
    Date of Patent: May 16, 2023
    Assignee: Intel Corporation
    Inventors: Christopher J. Jezewski, Radek P. Chalupa, Flavio Griggio, Inane Meric, Jiun-Chan Yang
  • Publication number: 20230139306
    Abstract: The present disclosure relates to a slurry composition for a secondary battery electrode, and a secondary battery electrode manufactured using the same. The slurry composition includes dispersants of specific components, a carbon-based conductive material, and an organic solvent. The slurry composition has an advantage in that the stability of the carbon-based conductive material is excellent. In addition, due to the presence of a polar functional group in the dispersant, the surface treatment effect for the carbon-based conductive material is excellent, and thus the dispersibility of the carbon-based conductive material is remarkably improved.
    Type: Application
    Filed: December 27, 2022
    Publication date: May 4, 2023
    Inventors: Seong Do KIM, Dong Ho KIM, Tae Yoon KIM, Hwi Chan YANG, Joo Chul LEE
  • Publication number: 20230139983
    Abstract: A method for obtaining a collagen peptide from a starfish, an elastic liposome containing a starfish-derived collagen peptide, and a cosmetic composition containing the same are disclosed. Methods of using the collagen peptide or the elastic liposome are disclosed. The collagen peptide obtained from a starfish has excellent skin absorption rate and having anti-oxidation and wrinkle-improving activity. Thus, the collagen peptide may replace existing animal collagen to provide collagen with high extraction efficiency.
    Type: Application
    Filed: May 12, 2021
    Publication date: May 4, 2023
    Applicant: STARS TECH CO., LTD
    Inventors: Seung Chan YANG, Ba Da WON, Dong Hwee KIM, Seong Beom HAN
  • Publication number: 20230137520
    Abstract: The present disclosure relates to a slurry composition for a secondary battery electrode, and a secondary battery electrode manufactured using same. The slurry composition includes a conductive material including a linear carbon material and a point-type carbon material, a dispersant, and an organic solvent. By adjusting the average size and content of the conductive material in the slurry such that two peaks within a specific range appear in a particle size analysis, the solubility and dispersibility of the carbon-based conductive material are improved, and thus the electrical properties of the electrode are remarkably improved.
    Type: Application
    Filed: December 27, 2022
    Publication date: May 4, 2023
    Inventors: Seong Do KIM, Dong Ho KIM, Tae Yoon KIM, Hwi Chan YANG, Joo Chul LEE, Hyung Woo LIM
  • Patent number: 11637098
    Abstract: The present disclosure describes an example method for routing a standard cell with multiple pins. The method can include modifying a dimension of a pin of the standard cell, where the pin is spaced at an increased distance from a boundary of the standard cell than an original position of the pin. The method also includes routing an interconnect from the pin to a via placed on a pin track located between the pin and the boundary and inserting a keep out area between the interconnect and a pin from an adjacent standard cell. The method further includes verifying that the keep out area separates the interconnect from the pin from the adjacent standard cell by at least a predetermined distance.
    Type: Grant
    Filed: May 10, 2021
    Date of Patent: April 25, 2023
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Fong-yuan Chang, Lee-Chung Lu, Po-Hsiang Huang, Chun-Chen Chen, Chung-Te Lin, Ting-Wei Chiang, Sheng-Hsiung Chen, Jung-Chan Yang