Patents by Inventor Cheng-Hsu Hsiao

Cheng-Hsu Hsiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040238945
    Abstract: A thermally enhanced semiconductor package and a fabrication method thereof are provided. A plurality of conductive bumps are formed on bond pads on an active surface of a chip. A heat sink is attached to an inactive surface of the chip and has a surface area larger than that of the chip. An encapsulation body encapsulates the heat sink, chip and conductive bumps, while exposing a bottom or surfaces, not for attaching the chip, of the heat sink and ends of the conductive bumps outside. A plurality of conductive traces are formed on the encapsulation body and electrically connected to the ends of the conductive bumps. A solder mask layer is applied over the conductive traces and formed with a plurality of openings for exposing predetermined portions of the conductive traces. A solder ball is implanted on each exposed portion of the conductive traces.
    Type: Application
    Filed: August 5, 2003
    Publication date: December 2, 2004
    Applicant: Silicon Precision Industries Co., Ltd.
    Inventors: Chien-Ping Huang, Cheng-Hsu Hsiao
  • Publication number: 20040188831
    Abstract: A semiconductor package with an embedded heat spreader (EHS) is proposed, which can be used for the fabrication of a semiconductor package, such as a FCBGA (Flip-Chip Ball Grid Array) package with a heat spreader, and which is characterized by the provision of a plurality of recessed portions, either in the heat spreader attach area of the substrate, or in the support portion of the heat spreader, or in both, so as to allow the fill-in portions of the adhesive layer that are filled in these recessed portions to form anchor structures to benefit the heat spreader against crosswise shear stress. Moreover, since the provision of these recessed portions allows an increase in the contact area of the adhesive layer with the substrate and the heat spreader, it can help increase the adhesive strength to provide the heat spreader more securely adhered in position on the substrate.
    Type: Application
    Filed: May 13, 2003
    Publication date: September 30, 2004
    Applicant: Siliconware Precision Industries, Ltd.
    Inventor: Cheng-Hsu Hsiao
  • Publication number: 20040178494
    Abstract: A semiconductor package with a heat sink is provided in which at least one chip is mounted on the substrate and covered by a heat sink. The heat sink is formed with a flange in contact with the substrate, allowing a plurality of clip members to clamp the flange of the heat sink and the substrate. Each of the clip members has a recess portion for receiving the flange of the heat sink and the substrate to thereby firmly position the heat sink on the substrate. The clip members are engaged with edges of the heat sink and the substrate, thereby not affecting trace routability on the substrate. Moreover, the heat sink is mounted on the substrate and would not be dislocated.
    Type: Application
    Filed: May 14, 2003
    Publication date: September 16, 2004
    Applicant: Silicinware Precision Industries, LTD
    Inventors: Chang-Fu Lin, Han-Ping Pu, Cheng-Hsu Hsiao, Chien Ping Huang
  • Publication number: 20040174682
    Abstract: A semiconductor package with a heat sink is provided in which at least one chip is mounted on the substrate and covered by a heat sink. The heat sink is formed with a plurality of grooves or holes at positions in contact with the substrate, allowing an adhesive material to be applied between the heat sink and the substrate and filled into the grooves or holes for attaching the heat sink onto the substrate. The adhesive material filled into the grooves or holes provides an anchoring effect for firmly positioning the heat sink on the substrate. Therefore, it is not necessary to form predetermined holes on the substrate for being coupled to fixing members such as bolts, and incorporation of the heat sink would not affect trace routability and arrangement of input/output connections such as solder balls on the substrate and would not lead to cracks of the chip.
    Type: Application
    Filed: May 19, 2003
    Publication date: September 9, 2004
    Applicant: Siliconware Precision Industries, Ltd.
    Inventors: Chang-Fu Lin, Han-Ping Pu, Cheng-Hsu Hsiao, Chien Ping Huang
  • Patent number: 6650006
    Abstract: A semiconductor package with stacked chips is proposed, in which a first chip mounted on and electrically connected to a chip carrier is attached with a rigid interposer thereto, while the rigid interposer has a second chip disposed thereon in a manner that the rigid interposer is interposed between the first chip and the second chip. With the use of the rigid interposer, the second chip stacked on the first chip can be positioned in planarly parallel to the chip carrier, allowing bonding wires for electrically connecting the second chip to the chip carrier to be bonded completely. Moreover, the second chip has portions thereof not located right above the first chip to be firmly supported by the rigid interposer, and thus the second chip can be prevented from cracking in the wire bonding process.
    Type: Grant
    Filed: August 3, 2001
    Date of Patent: November 18, 2003
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Chien-Ping Huang, Tzong-Da Ho, Cheng-Hsu Hsiao
  • Patent number: 6541870
    Abstract: A semiconductor package with stacked chips is proposed, wherein at least two chips are stacked on a chip carrier in a stagger manner as to dispose a second chip on a first chip, and a supporting element is disposed on the second chip and dimensioned to cover area on the second chip with no support from the first chip. The supporting element provides support to the second chip, allowing bonding wires to be successfully connected to the second chip, without the occurrence of cracks of the second chip. The supporting element can be formed on its lower surface with protruding portions positioned outside edge sides of the second chip; this is to enhance structural strength of the supporting element, and help maintain the second chip intact in structure during wire bonding. The supporting element can further have its upper surface to be exposed to the atmosphere; this improves heat dissipating efficiency of the semiconductor package.
    Type: Grant
    Filed: November 14, 2001
    Date of Patent: April 1, 2003
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Chien-Ping Huang, Tzong-Da Ho, cheng-Hsu Hsiao
  • Publication number: 20020180035
    Abstract: A semiconductor package with a heat sink is proposed, in which a chip has its first surface attached to a chip carrier, while a second surface of the chip is attached to a heat sink through an adhesive, allowing heat generated by the chip to be transmitted to the heat sink. Moreover, in a molding process, a molding resin is used to form an encapsulant for encapsulating the chip, while a top surface and side surfaces connected to the top surface of the heat sink are exposed to outside of the encapsulant, that is, the heat sink merely has its bottom surface bonded to the encapsulant. This makes the generated heat directly dissipated to the atmosphere through the heat sink. Furthermore, the top surface of the heat sink is coated with an interface layer, while adhesion between the interface layer and the molding resin is smaller than that between the heat sink and the encapsulant.
    Type: Application
    Filed: July 26, 2001
    Publication date: December 5, 2002
    Applicant: Siliconware Precision Industries Co., Ltd.
    Inventors: Chien-Ping Huang, Tzong-Da Ho, Cheng-Hsu Hsiao
  • Publication number: 20020175401
    Abstract: A semiconductor package with stacked chips is proposed, in which a first chip mounted on and electrically connected to a chip carrier is attached with a rigid interposer thereto, while the rigid interposer has a second chip disposed thereon in a manner that the rigid interposer is interposed between the first chip and the second chip. With the use of the rigid interposer, the second chip stacked on the first chip can be positioned in planarily parallel to the chip carrier, allowing bonding wires for electrically connecting the second chip to the chip carrier to be bonded completely. Moreover, the second chip has portions thereof not located right above the first chip to be firmly supported by the rigid interposer, and thus the second chip can be prevented from cracking in the wire bonding process.
    Type: Application
    Filed: August 3, 2001
    Publication date: November 28, 2002
    Applicant: Siliconware Precision Industries Co., Ltd.
    Inventors: Chien-Ping Huang, Tzong-Da Ho, Cheng-Hsu Hsiao
  • Patent number: 6458626
    Abstract: A fabricating method for a semiconductor package is proposed, in which a substrate module plate consisting of a plurality of array-arranged substrates is mounted with at least one chip on each of the substrates, so as to allow a heat sink module plate coated with an interface layer to attach to the chips. Subsequently, an encapsulant is formed by a molding compound for encapsulating the chip carrier module plate, the chips and the heat sink module plate during molding. As the adhesion between the interface layer and the encapsulant is smaller than that between the heat sink module plate and the encapsulant, the portion of the encapsulant formed on the interface layer can be easily removed without causing damage to the fabricated semiconductor package and delamination of the heat sink module plant from the encapsulant.
    Type: Grant
    Filed: August 3, 2001
    Date of Patent: October 1, 2002
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Chien-Ping Huang, Tzong-Da Ho, Cheng-Hsu Hsiao
  • Publication number: 20020137257
    Abstract: A fabricating method for a semiconductor package is proposed, in which a chip carrier accommodates at least one semiconductor chip, which is attached with an interface layer formed on a covering module plate consisting of at least one covering plate, while the interface layer is poor in adhesion to the chip and a molding compound used for forming an encapsulant. So that after completing molding, ball implantation and singulation processes, the interface layer, the covering plate and a portion of the encapsulant formed on the covering plate can be easily removed by heating the singulated semiconductor package. This allows the molding compound not to flash on the chip, and prevents the chip from being damaged by stress generated in the molding process.
    Type: Application
    Filed: September 5, 2001
    Publication date: September 26, 2002
    Applicant: Siliconware Precision Industries Co., Ltd.
    Inventors: Chien-Ping Huang, Tzong-Da Ho, Cheng-Hsu Hsiao
  • Patent number: 6444498
    Abstract: A method is provided of making a semiconductor package with a heat spreader in which a chip carrier module plate consisting of a plurality of array-arranged chip carriers is mounted with at least one chip on each of the chip carriers. A heat spreader module plate is attached to the chips, with an interface layer formed on a top surface of the heat spreader module plate. The chip carrier module plate, the chips and the heat spreader module plate are encapsulated. Adhesion force between the interface layer and the encapsulant is larger than that between the interface layer and the heat spreader module plate, and adhesion force between the interface layer and the heat spreader module plate is smaller than that between the heat spreader module plate and the encapsulant.
    Type: Grant
    Filed: November 15, 2001
    Date of Patent: September 3, 2002
    Assignee: Siliconware Precision Industries Co., LTD
    Inventors: Chien Ping Huang, Tzong-Da Ho, Cheng-Hsu Hsiao
  • Patent number: D492314
    Type: Grant
    Filed: October 21, 2003
    Date of Patent: June 29, 2004
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Chih-Ming Huang, Chien-Ping Huang, Jui-Yu Chuang, Lien-Chi Chan, Cheng-Hsu Hsiao
  • Patent number: D493799
    Type: Grant
    Filed: December 18, 2003
    Date of Patent: August 3, 2004
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Cheng-Chia Chiang, Chih-Ming Huang, Chin-Huang Chang, Cheng-Hsu Hsiao, Min-Nan Tsai
  • Patent number: D498760
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: November 23, 2004
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Cheng-Chia Chiang, Chih-Ming Huang, Chin-Huang Chang, Cheng-Hsu Hsiao, Min-Nan Tsai