Patents by Inventor Chiang-Lin Shih

Chiang-Lin Shih has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080286934
    Abstract: A method of forming a ring-type capacitor is provided. The method includes providing a substrate; forming a patterned mask layer on the substrate, the patterned mask layer defining a ring pattern; removing the substrate by using the patterned mask layer as a mask to form a ring-type trench in the substrate; the ring-type trench including an inner wall and an outer wall; and forming a capacitor structure on the inner wall and the outer wall of the ring-type trench.
    Type: Application
    Filed: December 10, 2007
    Publication date: November 20, 2008
    Applicant: NANYA TECHNOLOGY CORP.
    Inventors: Kuo-Yao CHO, Wen-Bin WU, Chiang-Lin SHIH, Jen-Jui HUANG
  • Publication number: 20080251933
    Abstract: A metal interconnect structure includes a plurality of first plugs adjacent to each other, a first metal line extending in a first direction and contacting each first plug to form a first section with a tapered second section in between, and a second plug adjacent to the second section, both in a second direction normal to the first direction.
    Type: Application
    Filed: August 27, 2007
    Publication date: October 16, 2008
    Inventors: Kuo-Yao Cho, Wen-Bin Wu, Chiang-Lin Shih, Chia-Cheng Lin
  • Patent number: 7419882
    Abstract: A small-size (w<0.5 micrometers) alignment mark in combination with a “k1 process” is proposed, which is particularly suited for the fabrication of trench-capacitor DRAM devices which requires highly accurate AA-DT alignment. The “k1 process” is utilized to etch away polysilicon studded in the alignment mark trenches and refresh the trench profile prior to AA pattern transferring, thereby improving wafer alignment accuracy and precision.
    Type: Grant
    Filed: July 5, 2005
    Date of Patent: September 2, 2008
    Assignee: Nanya Technology Corp.
    Inventors: Yuan-Hsun Wu, An-Hsiung Liu, Chiang-Lin Shih, Pei-Ing Lee, Hui-Min Mao, Lin-Chin Su
  • Publication number: 20070190736
    Abstract: A small-size (w<0.5 micrometers) alignment mark in combination with a “k1 process” is proposed, which is particularly suited for the fabrication of trench-capacitor DRAM devices which requires highly accurate AA-DT and GC-DT overlay alignment. The “k1 process” is utilized to etch away polysilicon studded in the alignment mark trenches and to refresh the trench profile, thereby improving overlay alignment accuracy and precision.
    Type: Application
    Filed: December 27, 2006
    Publication date: August 16, 2007
    Inventors: An-Hsiung Liu, Chiang-Lin Shih, Wen-Bin Wu, Hui-Min Mao, Lin-Chin Su, Pei-Ing Lee
  • Publication number: 20070178410
    Abstract: A method of forming a three-dimensional lithographic pattern is provided. The method includes providing a substrate. A first photoresist layer is formed on the substrate. The first photoresist layer corresponds to a first exposure removal dose. A second photoresist layer is formed on the first photoresist layer. The second photoresist layer corresponds to a second exposure removal dose, which is different from the first exposure removal dose. A reticle with multiple regions of different light transmittances is provided. Through the reticle, the first and second photoresist layers are exposed to form a first removable region in the first photoresist layer and a second removable region in the second photoresist layer. The second removable region is different from the first removable region. The first and second photoresist layers are then developed to remove the first and second removable regions.
    Type: Application
    Filed: June 14, 2006
    Publication date: August 2, 2007
    Inventors: Chiang-Lin Shih, Chih-Li Chen
  • Publication number: 20060234440
    Abstract: A small-size (w<0.5 micrometers) alignment mark in combination with a “k1 process” is proposed, which is particularly suited for the fabrication of trench-capacitor DRAM devices which requires highly accurate AA-DT alignment. The “k1 process” is utilized to etch away polysilicon studded in the alignment mark trenches and refresh the trench profile prior to AA pattern transferring, thereby improving wafer alignment accuracy and precision.
    Type: Application
    Filed: July 5, 2005
    Publication date: October 19, 2006
    Inventors: Yuan-Hsun WU, An-Hsiung Liu, Chiang-Lin Shih, Pei-Ing Lee, Hui-Min Mao, Lin-Chin Su
  • Patent number: 6979638
    Abstract: Disclosed is a method for forming conducting wire and contact opening in a semiconductor device. The method of the present invention utilizes the formation of metal regions as a mask for etching a conductive layer of the semiconductor device to remove unnecessary portions so as to form conducting wires. The method of the present invention can reduce the necessary thickness of photoresist and well control the via resistance.
    Type: Grant
    Filed: February 23, 2004
    Date of Patent: December 27, 2005
    Assignee: Nanya Technology Corporation
    Inventors: Tse-Yao Huang, Yi-Nan Chen, Chiang-Lin Shih
  • Publication number: 20050186775
    Abstract: Disclosed is a method for forming conducting wire and contact opening in a semiconductor device. The method of the present invention utilizes the formation of metal regions as a mask for etching a conductive layer of the semiconductor device to remove unnecessary portions so as to form conducting wires. The method of the present invention can reduce the necessary thickness of photoresist and well control the via resistance.
    Type: Application
    Filed: February 23, 2004
    Publication date: August 25, 2005
    Applicant: Nanya Technology Corporation
    Inventors: Tse-Yao Huang, Yi-Nan Chen, Chiang-Lin Shih