Patents by Inventor Chin Cheng Chien

Chin Cheng Chien has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120074468
    Abstract: A semiconductor structure comprises a substrate, a gate structure, at least a source/drain region, a recess and an epitaxial layer. The substrate includes an up surface. A gate structure is located on the upper surface. The source/drain region is located within the substrate beside the gate structure. The recess is located within the source/drain region. The epitaxial layer fills the recess, and the cross-sectional profile of the epitaxial layer is an octagon.
    Type: Application
    Filed: September 23, 2010
    Publication date: March 29, 2012
    Inventors: Chiu-Hsien Yeh, Chun-Yuan Wu, Chin-Cheng Chien
  • Publication number: 20120070995
    Abstract: A method for fabricating a metal gate transistor is disclosed. The method includes the steps of: providing a substrate having a first transistor region and a second transistor region; forming a first metal-oxide semiconductor (MOS) transistor on the first transistor region and a second MOS transistor on the second transistor region, in which the first MOS transistor includes a first dummy gate and the second MOS transistor comprises a second dummy gate; forming a patterned hard mask on the second MOS transistor, in which the hard mask includes at least one metal atom; and using the patterned hard mask to remove the first dummy gate of the first MOS transistor.
    Type: Application
    Filed: September 21, 2010
    Publication date: March 22, 2012
    Inventors: Yeng-Peng Wang, Chun-Hsien Lin, Chiu-Hsien Yeh, Chin-Cheng Chien, Chan-Lon Yang
  • Publication number: 20120058634
    Abstract: A method of fabricating a CMOS device having high-k dielectric layer and metal gate electrode is provided. First, an isolation structure is formed in a substrate to define a first-type and a second-type MOS regions; an interfacial layer and a high-k dielectric layer are sequentially formed over the substrate; a first and a second cover layers are respectively formed over a portion of the high-k dielectric layer at the first-type MOS region and another portion of the high-k dielectric layer at the second-type MOS region; afterwards, an in-situ etching step is performed to sequentially etch the first and second cover layers using a first etching solution and to etch both the high-k dielectric layer and the interfacial layer using a second etching solution until the substrate is exposed. Wherein, the second etching solution is a mixed etching solution containing the first etching solution.
    Type: Application
    Filed: September 2, 2010
    Publication date: March 8, 2012
    Applicants: Lam Research Corporation, UNITED MICROELECTRONICS CORP.
    Inventors: Chiu-Hsien YEH, Chan-Lon YANG, Chin-Cheng CHIEN, Lien-Fa HUNG, Yun-Cheng KAO
  • Publication number: 20120021583
    Abstract: A semiconductor process is disclosed. The semiconductor process includes the steps of: providing a substrate having a specific area defined thereon; and performing an etch process by using an etchant comprising H2O2 to etch the specific area for forming a recess.
    Type: Application
    Filed: July 22, 2010
    Publication date: January 26, 2012
    Inventors: Chun-Yuan Wu, Chiu-Hsien Yeh, Chin-Cheng Chien
  • Patent number: 8076210
    Abstract: A method for fabricating a metal-oxide semiconductor transistor is disclosed. The method includes the steps of: providing a semiconductor substrate; forming a gate structure on the semiconductor substrate; and performing a first ion implantation process to implant a first molecular cluster having carbon, boron, and hydrogen into the semiconductor substrate at two sides of the gate structure for forming a doped region, wherein the molecular weight of the first molecular cluster is greater than 100.
    Type: Grant
    Filed: March 8, 2011
    Date of Patent: December 13, 2011
    Assignee: United Microelectronics Corp.
    Inventors: Tsai-Fu Hsiao, Ching-I Li, Po-Yuan Chen, Chun-An Lin, Hsiang-Ying Wang, Chao-Chun Chen, Chin-Cheng Chien
  • Patent number: 8053847
    Abstract: A method for fabricating a metal-oxide semiconductor transistor is disclosed. First, a semiconductor substrate having a gate structure thereon is provided, and a spacer is formed around the gate structure. An ion implantation process is performed to implant a molecular cluster containing carbon, boron, and hydrogen into the semiconductor substrate at two sides of the spacer for forming a doped region. The molecular weight of the molecular cluster is preferably greater than 100. Thereafter, a millisecond annealing process is performed to activate the molecular cluster within the doped region.
    Type: Grant
    Filed: November 28, 2008
    Date of Patent: November 8, 2011
    Assignee: United Microelectronics Corp.
    Inventors: Tsai-Fu Hsiao, Ching-I Li, Po-Yuan Chen, Chun-An Lin, Hsiang-Ying Wang, Chao-Chun Chen, Chin-Cheng Chien
  • Publication number: 20110180113
    Abstract: A method of cleaning wafer cleaning includes: first a wafer stage for holding and rotating a wafer is provided. The wafer has a surface to be washed. A nozzle is positioned on the wafer for spraying a cleaning solution. The nozzle moves in non-uniform motion from a first given point to a second given point so as to make the time which the first given point is exposed to the cleaning solution equal to the time which the second given point is exposed to the cleaning solution. Furthermore, the nozzle moves faster when passing the center of the wafer and moves slower when passing the edge of the wafer.
    Type: Application
    Filed: January 28, 2010
    Publication date: July 28, 2011
    Inventors: Chin-Cheng Chien, Chun-Yuan Wu
  • Publication number: 20110159658
    Abstract: A method for fabricating a metal-oxide semiconductor transistor is disclosed. The method includes the steps of: providing a semiconductor substrate; forming a gate structure on the semiconductor substrate; and performing a first ion implantation process to implant a first molecular cluster having carbon, boron, and hydrogen into the semiconductor substrate at two sides of the gate structure for forming a doped region, wherein the molecular weight of the first molecular cluster is greater than 100.
    Type: Application
    Filed: March 8, 2011
    Publication date: June 30, 2011
    Inventors: Tsai-Fu Hsiao, Ching-I Li, Po-Yuan Chen, Chun-An Lin, Hsiang-Ying Wang, Chao-Chun Chen, Chin-Cheng Chien
  • Publication number: 20110086499
    Abstract: A method for removing a photoresist is disclosed. First, a substrate including a patterned photoresist is provided. Second, an ion implantation is carried out on the substrate. Then, a non-oxidative pre-treatment is carried out on the substrate. The non-oxidative pre-treatment provides hydrogen, a carrier gas and plasma. Later, a photoresist-stripping step is carried out so that the photoresist can be completely removed.
    Type: Application
    Filed: October 13, 2009
    Publication date: April 14, 2011
    Inventors: Chin-Cheng Chien, Chan-Lon Yang, Chiu-Hsien Yeh
  • Publication number: 20110070702
    Abstract: A method for fabricating a semiconductor device is provided. A high dielectric constant (high-k) layer and a work function metal layer are formed in sequence on a substrate. A hard mask layer is formed on the work function metal layer, where the material of the hard mask layer is lanthanum oxide. The work function metal layer is patterned by using the hard mask layer as a mask. The hard mask layer is then removed. Afterwards, a gate structure is formed on the substrate.
    Type: Application
    Filed: September 21, 2009
    Publication date: March 24, 2011
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Chin-Cheng Chien, Chun-Hsien Lin, Chiu-Hsien Yeh
  • Patent number: 7858529
    Abstract: The method of the present invention includes providing a semiconductor substrate with a recess; performing a pre-cleaning step on the semiconductor substrate; and performing a first reduction step, a lateral etching step and a second reduction step on the semiconductor substrate. The MOS structure includes a semiconductor substrate, a gate structure on the semiconductor substrate, a pair of recesses with beak sections extending to and under the gate structure, and a strain material filling the recess. The recess inside the semiconductor substrate processed by the method including the lateral etching step forms a beak section.
    Type: Grant
    Filed: December 18, 2006
    Date of Patent: December 28, 2010
    Assignee: United Microelectronics Corp.
    Inventors: Chin-I Liao, Chin-Cheng Chien
  • Patent number: 7795101
    Abstract: A method of forming a MOS transistor, in which, a co-implantation is performed to implant a carbon co-implant into a source region and a drain region or a halo implanted region to effectively prevent dopants from over diffusion in the source region and the drain region or the halo implanted region, for obtaining a good junction profile and improving short channel effect, and the carbon co-implant is from a precursor comprising CO or CO2.
    Type: Grant
    Filed: February 8, 2010
    Date of Patent: September 14, 2010
    Assignee: United Microelectronics Corp.
    Inventors: Hsiang-Ying Wang, Chin-Cheng Chien, Tsai-Fu Hsiao, Ming-Yen Chien, Chao-Chun Chen
  • Patent number: 7736982
    Abstract: A method for forming a semiconductor device includes providing a substrate having at least a gate positioned thereon, forming at least a recess in the substrate adjacent to the gate, performing a first selective epitaxial growth (SEG) process to form a first epitaxial layer in the recess, performing an etching process to remove a portion of the first epitaxial layer to expose the substrate, and performing a second SEG process to form a second epitaxial layer on the first epitaxial layer.
    Type: Grant
    Filed: October 14, 2008
    Date of Patent: June 15, 2010
    Assignee: United Microelectronics Corp.
    Inventors: Chin-I Liao, Chin-Cheng Chien
  • Publication number: 20100144110
    Abstract: A method of forming a MOS transistor, in which, a co-implantation is performed to implant a carbon co-implant into a source region and a drain region or a halo implanted region to effectively prevent dopants from over diffusion in the source region and the drain region or the halo implanted region, for obtaining a good junction profile and improving short channel effect, and the carbon co-implant is from a precursor comprising CO or CO2.
    Type: Application
    Filed: February 8, 2010
    Publication date: June 10, 2010
    Inventors: Hsiang-Ying Wang, Chin-Cheng Chien, Tsai-Fu Hsiao, Ming-Yen Chien, Chao-Chun Chen
  • Publication number: 20100093147
    Abstract: A method for forming a semiconductor device includes providing a substrate having at least a gate positioned thereon, forming at least a recess in the substrate adjacent to the gate, performing a first selective epitaxial growth (SEG) process to form a first epitaxial layer in the recess, performing an etching process to remove a portion of the first epitaxial layer to expose the substrate, and performing a second SEG process to form a second epitaxial layer on the first epitaxial layer.
    Type: Application
    Filed: October 14, 2008
    Publication date: April 15, 2010
    Inventors: Chin-I Liao, Chin-Cheng Chien
  • Patent number: 7626551
    Abstract: A multi-band planar inverted-F antenna includes a radiating unit, a ground unit and a feeding unit. The radiating unit includes a common radiating element, a high-frequency (HF) radiating element and a low-frequency (LF) radiating element. A quasi U-shaped slot is defined between the HF radiating element and the LF radiating element. The ground unit is electrically connected to one side of the common radiating element. The feeding unit includes a strip electrically connected to one side of the HF radiating element. The ground unit includes a ground point and an inverted-L short-line connected to the ground point at one end thereof. The inverted-L short-line is also electrically connected to the common radiating element at another end thereof. A loop surface current induced by the inverted-L short-line can advantageously enhance bandwidth of the multi-band planar inverted-F antenna at frequencies of interest.
    Type: Grant
    Filed: August 9, 2007
    Date of Patent: December 1, 2009
    Assignee: Foxconn Communication Technology Corp.
    Inventors: Chin-Cheng Chien, Chien-Hsien Ho, Chien-Jung Lin, Yu-Sheng Chang
  • Patent number: 7553763
    Abstract: A salicide process contains providing a silicon substrate that comprises at least a predetermined salicide region, performing a cluster ion implantation process to form an amorphized layer in the predetermined salicide region of the silicon substrate near, forming a metal layer on the surface of the amorphized layer, and reacting the metal layer with the amorphized layer to form a silicide layer on the surface of the silicon substrate.
    Type: Grant
    Filed: August 8, 2006
    Date of Patent: June 30, 2009
    Assignee: United Microelectronics Corp.
    Inventors: Tsai-Fu Hsiao, Chin-Cheng Chien, Kuo-Tai Huang
  • Patent number: 7545023
    Abstract: A semiconductor transistor includes a substrate, a gate insulating layer positioned on the surface of the substrate, a gate positioned on the gate insulating layer, a channel region positioned in the substrate corresponding to the gate, and a source region and a drain region respectively positioned alongside the channel region. The source region and the drain region are mainly made of a first material and a second material, wherein the first material and the second material have a same lattice structure and different spacing. The source region and the drain region each include a main region in which a percentage of the second material is constant, and a peripheral region in which a percentage of the second material is graded.
    Type: Grant
    Filed: March 22, 2005
    Date of Patent: June 9, 2009
    Assignee: United Microelectronics Corp.
    Inventor: Chin-Cheng Chien
  • Publication number: 20090101894
    Abstract: A method for fabricating a metal-oxide semiconductor transistor is disclosed. First, a semiconductor substrate having a gate structure thereon is provided, and a spacer is formed around the gate structure. An ion implantation process is performed to implant a molecular cluster containing carbon, boron, and hydrogen into the semiconductor substrate at two sides of the spacer for forming a doped region. The molecular weight of the molecular cluster is preferably greater than 100. Thereafter, a millisecond annealing process is performed to activate the molecular cluster within the doped region.
    Type: Application
    Filed: November 28, 2008
    Publication date: April 23, 2009
    Inventors: Tsai-Fu Hsiao, Ching-I Li, Po-Yuan Chen, Chun-An Lin, Hsiang-Ying Wang, Chao-Chun Chen, Chin-Cheng Chien
  • Publication number: 20090040110
    Abstract: A multi-band planar inverted-F antenna includes a radiating unit, a ground unit and a feeding unit. The radiating unit includes a common radiating element, a high-frequency (HF) radiating element and a low-frequency (LF) radiating element. A quasi U-shaped slot is defined between the HF radiating element and the LF radiating element. The ground unit is electrically connected to one side of the common radiating element. The feeding unit includes a strip electrically connected to one side of the HF radiating element. The ground unit includes a ground point and an inverted-L short-line connected to the ground point at one end thereof. The inverted-L short-line is also electrically connected to the common radiating element at another end thereof. A loop surface current induced by the inverted-L short-line can advantageously enhance bandwidth of the multi-band planar inverted-F antenna at frequencies of interest.
    Type: Application
    Filed: August 9, 2007
    Publication date: February 12, 2009
    Inventors: Chin-Cheng Chien, Chien-Hsien Ho, Chien-Jung Lin, Yu-Sheng Chang