Patents by Inventor Ching-Nan Hsiao

Ching-Nan Hsiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040180496
    Abstract: A method for forming a vertical nitride read-only memory cell. A substrate having at least one trench is provided. A first conductive layer is formed in the lower trench and insulated from the substrate to serve as a source line. A first doping region is formed in the substrate adjacent to the top of the first conductive layer. A first insulating layer is formed on the first conductive layer. A second doping region is formed in the substrate adjacent to the top of the trench. A second insulating layer is formed over the sidewall of the trench and on the first insulating layer to serve as a gate dielectric layer. A second conductive layer is formed in the upper trench to serve as a control gate. A vertical nitride read-only memory cell is also disclosed.
    Type: Application
    Filed: June 12, 2003
    Publication date: September 16, 2004
    Applicant: Nanya Technology Corporation
    Inventors: Ching-Nan Hsiao, Ying-Cheng Chuang
  • Publication number: 20040140500
    Abstract: A stacked gate vertical flash memory and a fabrication method thereof. The stacked gate vertical flash memory comprises a semiconductor substrate with a trench, a source conducting layer formed on the bottom of the trench, an insulating layer formed on the source conducting layer, a gate dielectric layer formed on a sidewall of the trench, a conducting spacer covering the gate dielectric layer as a floating gate, an inter-gate dielectric layer covering the conducting spacer, and a control gate conducting layer filled in the trench.
    Type: Application
    Filed: June 26, 2003
    Publication date: July 22, 2004
    Applicant: Nanya Technology Corporation
    Inventors: Ching-Nan Hsiao, Ying-Cheng Chuang, Chi-Hui Lin
  • Publication number: 20040094781
    Abstract: A method for fabricating a vertical nitride read-only memory (NROM) cell. A substrate having at least one trench is provided. A spacer is formed over the sidewall of the trench. Subsequently, ion implantation is performed on the substrate using the spacer as a mask to form doping areas as bit lines in the substrate near its surface and the bottom of the trench. Bit line oxides are formed over each of the doping areas. After the spacer is removed, a conformable insulating layer as gate dielectric is deposited on the sidewall of the trench and the surface of the bit line oxide. Finally, a conductive layer as a word line is deposited over the insulating layer and fills in the trench.
    Type: Application
    Filed: December 13, 2002
    Publication date: May 20, 2004
    Applicant: Nanya Technology Corporation
    Inventors: Ching-Nan Hsiao, Chi-Hui Lin, Chung-Lin Huang, Ying-Cheng Chuang
  • Publication number: 20040097036
    Abstract: A method for fabricating a vertical nitride read-only memory (NROM) cell. A substrate having at least one trench is provided. A spacer is formed over the sidewall of the trench. Subsequently, ion implantation is performed on the substrate using the spacer as a mask to form doping areas as bit lines in the substrate near its surface and the bottom of the trench. Bit line oxides are formed over each of the doping areas. After the spacer is removed, a conformable insulating layer as gate dielectric is deposited on the sidewall of the trench and the surface of the bit line oxide. Finally, a conductive layer as a word line is deposited over the insulating layer and fills in the trench.
    Type: Application
    Filed: October 27, 2003
    Publication date: May 20, 2004
    Applicant: Nanya Technology Corporation
    Inventors: Ching-Nan Hsiao, Chi-Hui Lin, Chung-Lin Huang, Ying-Cheng Chuang
  • Patent number: 6670246
    Abstract: A method for forming a vertical nitride read-only memory cell. First, a substrate having at least one trench is provided. Next, a masking layer is formed over the sidewall of the trench. Next, ion implantation is performed on the substrate to respectively form doping areas in the substrate near its surface and the bottom of the substrate trench to serve as bit lines. Next, bit line oxides are formed over each of the doping areas and an oxide layer is formed overlying the mask layer by thermal oxidation. Finally, a conductive layer is formed overlying the bit line oxides and fills in the trench to serve as a word line.
    Type: Grant
    Filed: June 19, 2003
    Date of Patent: December 30, 2003
    Assignee: Nanya Technology Corporation
    Inventors: Ching-Nan Hsiao, Ying-Cheng Chuang
  • Patent number: 6653188
    Abstract: The present invention provides a method for forming a floating gate with a poly tip. The method includes the step of providing a semiconductor substrate with a gate dielectric layer formed on the semiconductor substrate. A first polysilicon layer is then formed on the gate dielectric layer. A hard mask layer is formed on the first polysilicon layer. Then, an opening is formed in the hard mask layer to expose a portion of the first polysilicon layer. Next, a poly spacer is formed in the opening. Then, the hard mask layer and the first polysilicon layer thereunder are removed to form the floating gate.
    Type: Grant
    Filed: November 13, 2002
    Date of Patent: November 25, 2003
    Assignee: Nanya Technology Corp.
    Inventors: Yung-Meng Huang, Chi-Hei Lin, Ching-Nan Hsiao
  • Publication number: 20030211688
    Abstract: The present invention provides a method for forming a floating gate with a poly tip. The method includes the step of providing a semiconductor substrate with a gate dielectric layer formed on the semiconductor substrate. A first polysilicon layer is then formed on the gate dielectric layer. A hard mask layer is formed on the first polysilicon layer. Then, an opening is formed in the hard mask layer to expose a portion of the first polysilicon layer. Next, a poly spacer is formed in the opening. Then, the hard mask layer and the first polysilicon layer thereunder are removed to form the floating gate.
    Type: Application
    Filed: November 13, 2002
    Publication date: November 13, 2003
    Applicant: NANYA TECHNOLOGY CORP
    Inventors: Yung-Meng Huang, Chi-Hei Lin, Ching-Nan Hsiao