Patents by Inventor Chul Hong Park

Chul Hong Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170309569
    Abstract: A logic semiconductor device includes a plurality of active patterns extending in a horizontal direction and being spaced apart from each other in a vertical direction, an isolation layer defining the active patterns, a plurality of gate patterns extending in the vertical direction on the active patterns and the isolation layer, the gate patterns being spaced apart from each other in the horizontal direction, a plurality of lower wirings extending in the horizontal direction over the gate patterns, a plurality of upper wirings extending in the vertical direction over the lower wirings, a through contact connecting at least one upper wiring of the upper wirings and at least one gate pattern of the gate patterns, the through contact extending from a bottom surface of the upper wiring to a position under a bottom surface of one of the lower wirings relative to the active patterns.
    Type: Application
    Filed: July 12, 2017
    Publication date: October 26, 2017
    Inventors: Raheel Azmat, Sengupta RWIK, Su-Hyeon KIM, Chul-Hong PARK, Jae-Hyoung LIM
  • Publication number: 20170255735
    Abstract: A layout design system, semiconductor device using the layout design system, and fabricating method thereof are provided.
    Type: Application
    Filed: November 4, 2016
    Publication date: September 7, 2017
    Inventors: Hyo Jin KIM, Su Hyeon KIM, Azmat RAHEEL, Chul Hong PARK
  • Patent number: 9741661
    Abstract: A logic semiconductor device includes a plurality of active patterns extending in a horizontal direction and being spaced apart from each other in a vertical direction, an isolation layer defining the active patterns, a plurality of gate patterns extending in the vertical direction on the active patterns and the isolation layer, the gate patterns being spaced apart from each other in the horizontal direction, a plurality of lower wirings extending in the horizontal direction over the gate patterns, a plurality of upper wirings extending in the vertical direction over the lower wirings, a through contact connecting at least one upper wiring of the upper wirings and at least one gate pattern of the gate patterns, the through contact extending from a bottom surface of the upper wiring to a position under a bottom surface of one of the lower wirings relative to the active patterns.
    Type: Grant
    Filed: June 21, 2016
    Date of Patent: August 22, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Raheel Azmat, Sengupta Rwik, Su-Hyeon Kim, Chul-Hong Park, Jae-Hyoung Lim
  • Publication number: 20170229456
    Abstract: Provided is an integrated circuit including at least one cell, the at least one cell includes first and second active regions spaced apart from each other, a dummy region disposed between the first and second active regions, at least one first active fin disposed in the first active region and extending in a first direction, at least one second active fin extending along the first direction over the entire length of the second active region, and an active gate line extending in a second direction that is substantially perpendicular to the first direction, wherein the active gate line vertically overlaps the first active region and the dummy region and does not vertically overlap the second active region.
    Type: Application
    Filed: April 25, 2017
    Publication date: August 10, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Deepak SHARMA, Hyun-jong Lee, Raheel Azmat, Chul-hong Park, Sang-jun Park
  • Publication number: 20170221818
    Abstract: A semiconductor device includes a substrate; a plurality of conductive areas formed on the substrate at a first vertical level; a first wiring layer formed on the substrate at a second vertical level which is higher than the first vertical level, the first wiring layer including first lines that extend in a first direction, one first line of the first lines connected to a first conductive area selected from the plurality of conductive areas through a via contact; a second wiring layer formed on the substrate at a third vertical level which is higher than the second vertical level, the second wiring layer including second lines that extend in a second direction that crosses the first direction, one second line of the second lines connected to a second conductive area selected from the plurality of conductive areas; and a deep via contact spaced apart from lines of the first wiring layer in a horizontal direction and extending from the second conductive area to the one second line.
    Type: Application
    Filed: April 21, 2017
    Publication date: August 3, 2017
    Inventors: Vincent Chun Fai LAU, Jung-ho DO, Byung-sung KIM, Chul-hong PARK
  • Patent number: 9653394
    Abstract: A semiconductor device includes a substrate; a plurality of conductive areas formed on the substrate at a first vertical level; a first wiring layer formed on the substrate at a second vertical level which is higher than the first vertical level, the first wiring layer including first lines that extend in a first direction, one first line of the first lines connected to a first conductive area selected from the plurality of conductive areas through a via contact; a second wiring layer formed on the substrate at a third vertical level which is higher than the second vertical level, the second wiring layer including second lines that extend in a second direction that crosses the first direction, one second line of the second lines connected to a second conductive area selected from the plurality of conductive areas; and a deep via contact spaced apart from lines of the first wiring layer in a horizontal direction and extending from the second conductive area to the one second line.
    Type: Grant
    Filed: February 11, 2015
    Date of Patent: May 16, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Vincent Chun Fai Lau, Jung-ho Do, Byung-sung Kim, Chul-hong Park
  • Publication number: 20170117223
    Abstract: A logic semiconductor device includes a plurality of active patterns extending in a horizontal direction and being spaced apart from each other in a vertical direction, an isolation layer defining the active patterns, a plurality of gate patterns extending in the vertical direction on the active patterns and the isolation layer, the gate patterns being spaced apart from each other in the horizontal direction, a plurality of lower wirings extending in the horizontal direction over the gate patterns, a plurality of upper wirings extending in the vertical direction over the lower wirings, a through contact connecting at least one upper wiring of the upper wirings and at least one gate pattern of the gate patterns, the through contact extending from a bottom surface of the upper wiring to a position under a bottom surface of one of the lower wirings relative to the active patterns.
    Type: Application
    Filed: June 21, 2016
    Publication date: April 27, 2017
    Inventors: Raheel Azmat, Sengupta RWIK, Su-Hyeon KIM, Chul-Hong PARK, Jae-Hyoung LIM
  • Publication number: 20170033101
    Abstract: Provided is an integrated circuit including at least one cell, the at least one cell includes first and second active regions spaced apart from each other, a dummy region disposed between the first and second active regions, at least one first active fin disposed in the first active region and extending in a first direction, at least one second active fin extending along the first direction over the entire length of the second active region, and an active gate line extending in a second direction that is substantially perpendicular to the first direction, wherein the active gate line vertically overlaps the first active region and the dummy region and does not vertically overlap the second active region.
    Type: Application
    Filed: March 4, 2016
    Publication date: February 2, 2017
    Inventors: Deepak SHARMA, Hyun-jong LEE, Raheel AZMAT, Chul-hong PARK, Sang-jun PARK
  • Publication number: 20170024456
    Abstract: A method of providing documents based on a use pattern includes configuring a cluster by clustering a plurality of documents; calculating a cluster importance of the cluster based on information of the cluster; calculating a user interest of the cluster based on a use pattern of a user with respect to the cluster; calculating a document importance of a respective document that belongs to the cluster based on information of the respective document; calculating a user interest of the respective document that belongs to the cluster based on the use pattern of the user with respect to the respective document; and providing the respective document using the cluster importance of the cluster, the user interest of the cluster, the document importance of the respective document, and the user interest of the respective document.
    Type: Application
    Filed: March 11, 2016
    Publication date: January 26, 2017
    Applicant: SAMSUNG SDS CO., LTD.
    Inventors: Jae-Young LEE, Jong-Sik PARK, Seong-Jun WON, Chul-Hong PARK
  • Patent number: 9425148
    Abstract: Semiconductor devices, and a method for fabricating the same, include an interlayer dielectric film pattern over a substrate, a first wiring within the interlayer dielectric film pattern and having a first length in a first direction, a second wiring within the interlayer dielectric film pattern and separated from the first wiring, and a spacer contacting the first wiring and the second wiring. The spacer electrically separates the first wiring and the second wiring from each other. The second wiring has a second length different from the first length in the first direction.
    Type: Grant
    Filed: December 18, 2012
    Date of Patent: August 23, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ho-Jun Kim, Hae-Wang Lee, Chul-Hong Park, Dong-Kyun Sohn, Jong-Shik Yoon
  • Publication number: 20160180002
    Abstract: A method of generating electronic circuit layout data can include electronically providing data representing a first standard cell layout including a first scaling enhanced circuit layout in an electronic storage medium. The first scaling enhanced circuit layout included in the first standard cell layout can be electronically defined using a marker layer. The first scaling enhanced circuit layout can be electronically swapped for a second scaling enhanced circuit layout to electronically generate data representing a second standard cell layout in the electronic storage medium. The data representing the second standard cell layout can be electronically verified.
    Type: Application
    Filed: December 11, 2015
    Publication date: June 23, 2016
    Inventors: Chul-Hong Park, SU-HYEON KIM, SHARMA DEEPAK
  • Patent number: 9328123
    Abstract: The present invention relates to rotenone derivatives and a use of the same. Particularly, the present inventors identified rotenoisin A and B which are compounds with no toxicity and which are prepared by irradiation with gamma rays onto rotenone as represented by the following formula 1. It was further confirmed that the rotenone derivatives significantly inhibited pancreatic lipase activity and preadipocyte differentiation. The rotenone derivatives of the present invention can be effectively used as a composition for the prevention and treatment of obesity and as a composition for health functional food for the prevention and improvement of obesity: (In formula 1, R1 and R2 are as defined in this description).
    Type: Grant
    Filed: April 22, 2015
    Date of Patent: May 3, 2016
    Assignee: Korea Atomic Energy Research Institute
    Inventors: Byung Yeoup Chung, Tae Hoon Kim, Seung Sik Lee, Hyoungwoo Bai, Sungbeom Lee, Chul Hong Park
  • Patent number: 9230053
    Abstract: A design rule generating method is provided. The method includes receiving a test pattern, providing a plurality of workflows, which correspond to the test pattern and are preset in relation to a lithography model and a mask generation method, and performing simulation on the test pattern according to a workflow selected from the workflows.
    Type: Grant
    Filed: November 5, 2014
    Date of Patent: January 5, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Jong Lee, Chul-Hong Park, Roo-Li Choi, Duck-Hyung Hur
  • Publication number: 20150357282
    Abstract: A semiconductor device includes a substrate; a plurality of conductive areas formed on the substrate at a first vertical level; a first wiring layer formed on the substrate at a second vertical level which is higher than the first vertical level, the first wiring layer including first lines that extend in a first direction, one first line of the first lines connected to a first conductive area selected from the plurality of conductive areas through a via contact; a second wiring layer formed on the substrate at a third vertical level which is higher than the second vertical level, the second wiring layer including second lines that extend in a second direction that crosses the first direction, one second line of the second lines connected to a second conductive area selected from the plurality of conductive areas; and a deep via contact spaced apart from lines of the first wiring layer in a horizontal direction and extending from the second conductive area to the one second line.
    Type: Application
    Filed: February 11, 2015
    Publication date: December 10, 2015
    Inventors: Vincent Chun Fai LAU, Jung-ho DO, Byung-sung KIM, Chul-hong PARK
  • Publication number: 20150302135
    Abstract: A method of manufacturing an integrated circuit, a system for carrying out the method, and a system for verifying an integrated circuit may use a standard cell layout including a first layout region that may violate design rules. The method for designing an integrated circuit may comprise receiving a data file that includes a scaling enhanced circuit layout, and designing a first standard cell layout using design rules and the data file. The designing the first standard cell layout may include designing a first layout region of the first standard cell layout using the data file, and designing a second region of the first standard cell layout using the design rules.
    Type: Application
    Filed: April 17, 2015
    Publication date: October 22, 2015
    Inventors: Chul-Hong PARK, Sang-Hoon BAEK, Su-Hyeon KIM, Kyoung-Yun BAEK, Sung-Wook AHN, Sang-Kyu OH, Seung-Jae JUNG
  • Patent number: 9141751
    Abstract: A method of forming a pattern includes defining a plurality of patterns, defining a plurality of pitch violating patterns that contact the plurality of patterns and correspond to regions between the patterns, classifying the plurality of pitch violating patterns into a first region and a second region that is adjacent to the first region, selecting one of the first region and the second region, and forming an initial pattern defined as the selected first or second region. The selecting includes performing at least one of i) selecting a region that contact dummy patterns, ii) selecting a region of a same kind as one region, and iii) selecting a region that contacts a concave part of an enclosure from the first region and the second region.
    Type: Grant
    Filed: July 25, 2013
    Date of Patent: September 22, 2015
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyun-Jong Lee, Soo-Han Choi, Jung-Ho Do, Chul-Hong Park, Sang-Pil Sim
  • Publication number: 20150225416
    Abstract: The present invention relates to a novel rotenone derivative and a use of the same. Particularly, the present inventors identified the novel rotenoisin A and B which were the compounds with no toxicity and prepared by irradiation with gamma ray onto rotenone represented by the following formula 1 and further confirmed that the novel rotenone derivative significantly inhibited pancreatic lipase activity and preadipocyte differentiation. The novel rotenone derivative of the present invention can be effectively used as a composition for the prevention and treatment of obesity and as a composition for health functional food for the prevention and improvement of obesity: (In formula 1, R1 and R2 are as defined in this description).
    Type: Application
    Filed: April 22, 2015
    Publication date: August 13, 2015
    Applicant: Korea Atomic Energy Research Institute
    Inventors: Byung Yeoup CHUNG, Tae Hoon KIM, Seung Sik LEE, Hyoungwoo BAI, Sungbeom LEE, Chul Hong PARK
  • Publication number: 20150227673
    Abstract: A design rule generating method is provided. The method includes receiving a test pattern, providing a plurality of workflows, which correspond to the test pattern and are preset in relation to a lithography model and a mask generation method, and performing simulation on the test pattern according to a workflow selected from the workflows.
    Type: Application
    Filed: November 5, 2014
    Publication date: August 13, 2015
    Inventors: Hyun-Jong Lee, Chul-Hong Park, Roo-Li Choi, Duck-Hyung Hur
  • Publication number: 20140162460
    Abstract: A method of forming a pattern includes defining a plurality of patterns, defining a plurality of pitch violating patterns that contact the plurality of patterns and correspond to regions between the patterns, classifying the plurality of pitch violating patterns into a first region and a second region that is adjacent to the first region, selecting one of the first region and the second region, and forming an initial pattern defined as the selected first or second region. The selecting includes performing at least one of i) selecting a region that contact dummy patterns, ii) selecting a region of a same kind as one region, and iii) selecting a region that contacts a concave part of an enclosure from the first region and the second region.
    Type: Application
    Filed: July 25, 2013
    Publication date: June 12, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: HYUN-JONG LEE, Soo-Han Choi, Jung-Ho Do, Chul-Hong Park, Sang-Pil Sim
  • Publication number: 20130248990
    Abstract: Semiconductor devices, and a method for fabricating the same, include an interlayer dielectric film pattern over a substrate, a first wiring within the interlayer dielectric film pattern and having a first length in a first direction, a second wiring within the interlayer dielectric film pattern and separated from the first wiring, and a spacer contacting the first wiring and the second wiring. The spacer electrically separates the first wiring and the second wiring from each other. The second wiring has a second length different from the first length in the first direction.
    Type: Application
    Filed: December 18, 2012
    Publication date: September 26, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ho-Jun KIM, Hae-Wang LEE, Chul-Hong PARK, Dong-Kyun SOHN, Jong-Shik YOON