Patents by Inventor Cyprian Emeka Uzoh

Cyprian Emeka Uzoh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11735523
    Abstract: Techniques are employed to mitigate the anchoring effects of cavity sidewall adhesion on an embedded conductive interconnect structure, and to allow a lower annealing temperature to be used to join opposing conductive interconnect structures. A vertical gap may be disposed between the conductive material of an embedded interconnect structure and the sidewall of the cavity to laterally unpin the conductive structure and allow uniaxial expansion of the conductive material. Additionally or alternatively, one or more vertical gaps may be disposed within the bonding layer, near the embedded interconnect structure to laterally unpin the conductive structure and allow uniaxial expansion of the conductive material.
    Type: Grant
    Filed: May 7, 2021
    Date of Patent: August 22, 2023
    Assignee: ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES INC.
    Inventor: Cyprian Emeka Uzoh
  • Publication number: 20230253367
    Abstract: Dies and/or wafers are stacked and bonded in various arrangements including stacks, and may be covered with a molding to facilitate handling, packaging, and the like. In various examples, the molding may cover more or less of a stack, to facilitate connectivity with the devices of the stack, to enhance thermal management, and so forth.
    Type: Application
    Filed: December 29, 2022
    Publication date: August 10, 2023
    Inventors: Guilian Gao, Cyprian Emeka Uzoh, Jeremy Alfred Theil, Belgacem Haba, Rajesh Katkar
  • Patent number: 11715730
    Abstract: Direct-bonded LED arrays and applications are provided. An example process fabricates a LED structure that includes coplanar electrical contacts for p-type and n-type semiconductors of the LED structure on a flat bonding interface surface of the LED structure. The coplanar electrical contacts of the flat bonding interface surface are direct-bonded to electrical contacts of a driver circuit for the LED structure. In a wafer-level process, micro-LED structures are fabricated on a first wafer, including coplanar electrical contacts for p-type and n-type semiconductors of the LED structures on the flat bonding interface surfaces of the wafer. At least the coplanar electrical contacts of the flat bonding interface are direct-bonded to electrical contacts of CMOS driver circuits on a second wafer.
    Type: Grant
    Filed: May 21, 2021
    Date of Patent: August 1, 2023
    Assignee: ADEIA SEMICONDUCTOR TECHNOLOGIES LLC
    Inventors: Min Tao, Liang Wang, Rajesh Katkar, Cyprian Emeka Uzoh
  • Patent number: 11710718
    Abstract: A method of making an assembly can include juxtaposing a top surface of a first electrically conductive element at a first surface of a first substrate with a top surface of a second electrically conductive element at a major surface of a second substrate. One of: the top surface of the first conductive element can be recessed below the first surface, or the top surface of the second conductive element can be recessed below the major surface. Electrically conductive nanoparticles can be disposed between the top surfaces of the first and second conductive elements. The conductive nanoparticles can have long dimensions smaller than 100 nanometers. The method can also include elevating a temperature at least at interfaces of the juxtaposed first and second conductive elements to a joining temperature at which the conductive nanoparticles can cause metallurgical joints to form between the juxtaposed first and second conductive elements.
    Type: Grant
    Filed: January 4, 2021
    Date of Patent: July 25, 2023
    Assignee: ADEIA SEMICONDUCTOR TECHNOLOGIES LLC
    Inventor: Cyprian Emeka Uzoh
  • Publication number: 20230215836
    Abstract: A bonded structure with a package substrate comprising an inorganic, insulating first bonding layer and first conductive features at a surface thereof and an electronic component comprising an inorganic, insulating second bonding layer and second conductive features at a surface thereof wherein the first bonding layer and the second bonding layer are directly bonded to one another, and the first and second conductive features are directly bonded to one another.
    Type: Application
    Filed: December 22, 2022
    Publication date: July 6, 2023
    Inventors: Belgacem Haba, Rajesh Katkar, Guilian Gao, Cyprian Emeka Uzoh
  • Patent number: 11694925
    Abstract: Representative implementations of techniques and devices are used to reduce or prevent conductive material diffusion into insulating or dielectric material of bonded substrates. Misaligned conductive structures can come into direct contact with a dielectric portion of the substrates due to overlap, especially while employing direct bonding techniques. A barrier interface that can inhibit the diffusion is disposed generally between the conductive material and the dielectric at the overlap.
    Type: Grant
    Filed: May 6, 2021
    Date of Patent: July 4, 2023
    Assignee: Adeia Semiconductor Bonding Technologies Inc.
    Inventors: Rajesh Katkar, Cyprian Emeka Uzoh
  • Publication number: 20230207474
    Abstract: A bonded structure comprising a first semiconductor element, a second semiconductor element spaced apart from the first semiconductor element by a gap, and an interconnect assembly comprising an insulating substrate with conductive traces, the insulating substrate including a first section directly bonded to the first semiconductor element, a second section directly bonded to the second semiconductor element, and a flexible section disposed between the first and second sections, the flexible section at least partially bridging the gap.
    Type: Application
    Filed: December 22, 2022
    Publication date: June 29, 2023
    Inventors: Cyprian Emeka Uzoh, Gaius Gillman Fountain, Jr., Thomas Workman, Belgacem Haba, Rajesh Katkar, Laura Wills Mirkarimi
  • Publication number: 20230207514
    Abstract: A system for direct bonding can include a substrate support configured to hold a substrate for direct bonding and a die handling tool including an end effector configured to hold a die and bring the die into contact with the substrate supported on the substrate support, the end effector configured to initiate contact between the substrate and a bond initiation region of the die and to subsequently allow contact between the substrate and other regions of the die.
    Type: Application
    Filed: December 21, 2022
    Publication date: June 29, 2023
    Inventors: Guilian Gao, Gaius Gillman Fountain, JR., Cyprian Emeka Uzoh, Thomas Workman
  • Publication number: 20230197453
    Abstract: Structures and methods for direct bonding are disclosed. A bonded structure can include a first element and a second element. The first element can include a first non-conductive structure that has a non-conductive bonding surface, a cavity that extends at least partially through a thickness of the non-conductive structure from the non-conductive bonding surface, and a first conductive feature that has a first conductive material and a second conductive material over the first conductive material disposed in the cavity. A maximum grain size, in a linear lateral dimension, of the second conductive material can be smaller than 20% of the linear lateral dimension of the conductive feature. There can be less than 20 parts per million (ppm) of impurities at grain boundaries of the second conductive material.
    Type: Application
    Filed: December 14, 2022
    Publication date: June 22, 2023
    Inventors: Gaius Gillman Fountain, JR., George Carlton Hudson, Pawel Mrozek, Cyprian Emeka Uzoh, Jeremy Alfred Theil
  • Publication number: 20230197655
    Abstract: Methods for fabrication dielectric layers having conductive contact pads, and directly bonding the dielectric and conductive bonding surfaces of the dielectric layers. In some aspects, the method includes disposing a polish stop layer on dielectric bonding surfaces on top of a dielectric layer. A conductive layer is disposed on top of the polish stop layer and then polished to form conductive contact pads having polished conducting bonding surfaces. During the polishing process, the polish stop layer reduces rounding of dielectric edges and erosion of the dielectric bonding surfaces between closely spaced conductive bonding surfaces. The resulting polished dielectric and conductive bonding surfaces are directly bonded to dielectric and conductive bonding surfaces of another dielectric layer to form conductive interconnects.
    Type: Application
    Filed: December 19, 2022
    Publication date: June 22, 2023
    Inventors: Jeremy Alfred Theil, Cyprian Emeka Uzoh, Guilian Gao
  • Publication number: 20230187317
    Abstract: Disclosed is a semiconductor element including a semiconductor portion, a nonconductive layer on the semiconductor portion, an upper conductive layer formed of a first material and at least partially embedded in the nonconductive layer, a lower conductive layer below and electrically connected to the upper conductive layer, and a barrier layer disposed between the upper conductive layer and the lower conductive layer. The barrier layer is formed of a second material different from the first material, and the second material has an electrical resistivity less than 50×10?8 m? at 20° C. and a melting point greater than 1200° C.
    Type: Application
    Filed: December 12, 2022
    Publication date: June 15, 2023
    Inventor: Cyprian Emeka Uzoh
  • Publication number: 20230187398
    Abstract: Structures and techniques provide bond enhancement in microelectronics by trapping contaminants and byproducts during bonding processes, and arresting cracks. Example bonding surfaces are provided with recesses, sinks, traps, or cavities to capture small particles and gaseous byproducts of bonding that would otherwise create detrimental voids between microscale surfaces being joined, and to arrest cracks. Such random voids would compromise bond integrity and electrical conductivity of interconnects being bonded. In example systems, a predesigned recess space or predesigned pattern of recesses placed in the bonding interface captures particles and gases, reducing the formation of random voids, thereby improving and protecting the bond as it forms. The recess space or pattern of recesses may be placed where particles collect on the bonding surface, through example methods of determining where mobilized particles move during bond wave propagation.
    Type: Application
    Filed: December 28, 2022
    Publication date: June 15, 2023
    Inventors: Guilian GAO, Javier A. DELACRUZ, Shaowu HUANG, Liang WANG, Gaius Giliman FOUNTAIN, JR., Rajesh KATKAR, Cyprian Emeka UZOH
  • Publication number: 20230187264
    Abstract: Disclosed herein are methods for direct bonding. In some embodiments, the direct bonding method includes microwave annealing a dielectric bonding layer of a first element by exposing the dielectric bonding layer to microwave radiation and then directly bonding the dielectric bonding layer of the first element to a second element without an intervening adhesive. The bonding method also includes depositing the dielectric bonding layer on a semiconductor portion of the first element at a first temperature and microwave annealing the dielectric bonding layer at a second temperature lower than the first temperature.
    Type: Application
    Filed: December 12, 2022
    Publication date: June 15, 2023
    Inventors: Cyprian Emeka Uzoh, Laura Wills Mirkarimi
  • Patent number: 11658173
    Abstract: In various embodiments, a method for forming a bonded structure is disclosed. The method can comprise mounting a first integrated device die to a carrier. After mounting, the first integrated device die can be thinned. The method can include providing a first layer on an exposed surface of the first integrated device die. At least a portion of the first layer can be removed. A second integrated device die can be directly bonded to the first integrated device die without an intervening adhesive.
    Type: Grant
    Filed: December 22, 2020
    Date of Patent: May 23, 2023
    Assignee: ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES INC.
    Inventors: Cyprian Emeka Uzoh, Arkalgud R. Sitaram, Paul Enquist
  • Patent number: 11652083
    Abstract: Representative implementations of techniques and methods include processing singulated dies in preparation for bonding. A plurality of semiconductor die components may be singulated from a wafer component, the semiconductor die components each having a substantially planar surface. Particles and shards of material may be removed from edges of the plurality of semiconductor die component. Additionally, one or more of the plurality of semiconductor die components may be bonded to a prepared bonding surface, via the substantially planar surface.
    Type: Grant
    Filed: December 16, 2020
    Date of Patent: May 16, 2023
    Assignee: ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES INC.
    Inventors: Cyprian Emeka Uzoh, Guilian Gao, Laura Wills Mirkarimi, Gaius Gillman Fountain, Jr.
  • Publication number: 20230142680
    Abstract: Disclosed is a stacked electronic device including a first and second bonded structure. The first bonded structure includes a first and second semiconductor element, each having a semiconductor region, a front side on one side of the semiconductor region including active circuitry, and a back side opposite the front side. The front side of the first semiconductor element is bonded and electrically connected to the front side of the second semiconductor element. The second bonded structure includes a third and fourth semiconductor element, which can include similar components to the first and second semiconductor elements. The front side of the third semiconductor element is bonded and electrically connected to the front side of the fourth semiconductor element. The back side of the second semiconductor element is bonded and electrically connected to the back side of the third semiconductor element.
    Type: Application
    Filed: October 27, 2022
    Publication date: May 11, 2023
    Inventors: Gabriel Z. Guevara, Belgacem Haba, Cyprian Emeka Uzoh, Thomas Workman
  • Publication number: 20230132632
    Abstract: An element that is configured to bond to another element to define a bonded structure is disclosed. The element can include a dielectric bonding layer having a cavity that extends at least partially through a thickness of the dielectric bonding layer from a surface of the dielectric bonding layer. The element can also include a conductive feature that is at least partially disposed in the cavity. The conductive feature has a contact surface. The element can include a diffusion barrier layer between the conductive feature and a portion of the dielectric bonding layer. The barrier layer includes a barrier metal. The barrier metal of the diffusion barrier layer has an oxidation propensity that is greater than an oxidation propensity of the conductive feature.
    Type: Application
    Filed: October 27, 2022
    Publication date: May 4, 2023
    Inventors: Rajesh Katkar, Cyprian Emeka Uzoh
  • Publication number: 20230140107
    Abstract: Disclosed herein are methods for direct bonding. In some embodiments, the direct bonding method includes providing a first element having a first bonding surface, providing a second element having a second bonding surface, slightly etching the first bonding surface, treating the first bonding surface with a terminating liquid treatment to terminate the first bonding surface with a terminating species, and directly bonding the first bonding surface to the second bonding surface without the use of an intervening adhesive and without exposing the first bonding surface to plasma.
    Type: Application
    Filed: October 27, 2022
    Publication date: May 4, 2023
    Inventors: Cyprian Emeka Uzoh, Jeremy Alfred Theil, Gaius Gillman Fountain, JR., Dominik Suwito
  • Publication number: 20230130580
    Abstract: In various embodiments, a method for forming a bonded structure is disclosed. The method can comprise mounting a first integrated device die to a carrier. After mounting, the first integrated device die can be thinned. The method can include providing a first layer on an exposed surface of the first integrated device die. At least a portion of the first layer can be removed. A second integrated device die can be directly bonded to the first integrated device die without an intervening adhesive.
    Type: Application
    Filed: December 22, 2022
    Publication date: April 27, 2023
    Inventors: Cyprian Emeka Uzoh, Arkalgud R. Sitaram, Paul Enquist
  • Publication number: 20230132060
    Abstract: A method of making an assembly can include juxtaposing a top surface of a first electrically conductive element at a first surface of a first substrate with a top surface of a second electrically conductive element at a major surface of a second substrate. One of: the top surface of the first conductive element can be recessed below the first surface, or the top surface of the second conductive element can be recessed below the major surface. Electrically conductive nanoparticles can be disposed between the top surfaces of the first and second conductive elements. The conductive nanoparticles can have long dimensions smaller than 100 nanometers. The method can also include elevating a temperature at least at interfaces of the juxtaposed first and second conductive elements to a joining temperature at which the conductive nanoparticles can cause metallurgical joints to form between the juxtaposed first and second conductive elements.
    Type: Application
    Filed: December 22, 2022
    Publication date: April 27, 2023
    Inventor: Cyprian Emeka Uzoh