Patents by Inventor Daniel J. Friedman

Daniel J. Friedman has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100013532
    Abstract: Circuits and methods are provided in which fine tuning control of a DCO (digitally controlled oscillator) circuit in a digital PLL circuit is realized by dither controlling a multiplexer circuit under digital control to selectively output one of a plurality of analog control voltages with varied voltage levels that are input to a fractional frequency control port of the DCO to drive tuning elements of the DCO at fractional frequency resolution and achieve continuous fine tuning of the DCO under analog control.
    Type: Application
    Filed: July 15, 2008
    Publication date: January 21, 2010
    Inventors: Herschel A. Ainspan, Daniel J. Friedman, Alexander V. Rylyakov, Jose A. Tierno
  • Publication number: 20100013531
    Abstract: PLL (phase locked loop) circuits and methods are provided in which PWM (pulse width modulation) techniques are to achieve continuous fine tuning control of DCO (digitally controlled oscillator) circuits. In general, pulse width modulation techniques are applied to further modulate dithered control signals that are used to enhance the frequency tuning resolution of the DCO such that the dithered control signals are applied to the fractional tracking control port of the DCO for a selected fraction of a full clock signal based pulse width modulation applied.
    Type: Application
    Filed: July 15, 2008
    Publication date: January 21, 2010
    Inventors: Herschel A. Ainspan, Daniel J. Friedman, Alexander V. Rylyakov, Jose A. Tierno
  • Publication number: 20090302905
    Abstract: An apparatus includes a phase-locked loop (PLL) circuit including a phase-frequency detector configured to output phase error signals. A phase error monitor circuit is configured to determine instantaneous peak phase error by logically combining the phase error signals and comparing pulse widths of the logically combined phase error signals to a programmable delay time at each reference clock cycle to determine instantaneous phase error change. A storage element is configured to store the instantaneous phase error change.
    Type: Application
    Filed: August 19, 2009
    Publication date: December 10, 2009
    Inventors: Woogeun Rhee, Daniel J. Friedman
  • Publication number: 20090302906
    Abstract: An apparatus includes a phase-locked loop (PLL) circuit including a phase-frequency detector configured to output phase error signals. A phase error monitor circuit is configured to determine instantaneous peak phase error by logically combining the phase error signals and comparing pulse widths of the logically combined phase error signals to a programmable delay time at each reference clock cycle to determine instantaneous phase error change. A storage element is configured to store the instantaneous phase error change.
    Type: Application
    Filed: August 19, 2009
    Publication date: December 10, 2009
    Inventors: Woogeun Rhee, Daniel J. Friedman
  • Patent number: 7616094
    Abstract: A Write Broadcast system and method uses a base station to write sent data to all or some selected number (sub group) of tags in a base station field simultaneously. By unselecting the tags that have been successfully written to, and requesting a response from the remaining tags in the field (or sub group), the system determines, by receiving a response to the request, that there are tags in the field (sub group) that were unsuccessfully written to. Another Write Broadcast signal is sent to these tags. The system is useful for quickly (simultaneously) “stamping” information on the tag memory of a large number of tags in the field of the base station.
    Type: Grant
    Filed: July 26, 2004
    Date of Patent: November 10, 2009
    Assignee: Intermec IP Corp.
    Inventors: Harley Kent Heinrich, Christian Lenz Cesar, Thomas A. Cofino, Daniel J. Friedman, Kenneth Alan Goldman, Sharon Louise Greene, Kevin P. McAuliffe, Shun Shing Chan
  • Publication number: 20090273405
    Abstract: A voltage controlled oscillator and a method of operating a voltage-controlled oscillator are disclosed. The oscillator comprises a current controlled oscillator having a variable frequency current output, a first control path for generating a first control current having a first adjustable gain, and a second control path for generating a second control current having a second adjustable gain. A summer is provided for adding the first and second control currents to obtain a summed control current, and for applying the summed control current as an input current to the current controlled oscillator. A control sub-circuit is used for controlling the gain of the first control current as a function of a defined voltage on the second control path to maintain constant the gain of the current output of the current controlled oscillator over a given operating range of the current controlled oscillator.
    Type: Application
    Filed: May 2, 2008
    Publication date: November 5, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Glenn E. R. Cowan, Daniel J. Friedman, Mounir Meghelli
  • Publication number: 20090252215
    Abstract: A decision feedback equalizer (DFE) and method including a branch coupled to an input and including a sample-and-hold element configured to receive and sample a received input signal from the input and a current-integrating summer. The current-integrating summer is coupled to an output of the sample-and-hold element. The summer is configured to receive and sum currents representing at least one previous decision and an input sample. The at least one previous decision and the input sample are integrated onto a node, wherein the input sample is held constant during an integration period, thereby mitigating the effects of input transitions on an output of the summer.
    Type: Application
    Filed: April 2, 2008
    Publication date: October 8, 2009
    Inventors: John F. Bulzacchelli, Timothy O. Dickson, Daniel J. Friedman, Alexander V. Rylyakov
  • Patent number: 7521950
    Abstract: A 3D chip having at least one I/O layer connected to other 3D chip layers by a vertical bus such that the I/O layer(s) may accommodate protection and off-chip device drive circuits, customization circuits, translation circuits, conversions circuits and/or built-in self-test circuits capable of comprehensive chip or wafer level testing wherein the I/O layers function as a testhead. Substitution of I/O circuits or structures may be performed using E-fuses or the like responsive to such testing.
    Type: Grant
    Filed: October 7, 2005
    Date of Patent: April 21, 2009
    Assignee: International Business Machines Corporation
    Inventors: Kerry Bernstein, Paul Coteus, Ibrahim M. Elfadel, Philip Emma, Daniel J. Friedman, Ruchir Puri, Mark B. Ritter, Jeannine Trewhella, Albert M. Young
  • Patent number: 7511543
    Abstract: An instantaneous phase error detector (IPED) and method includes a first gate configured to logically OR output phase error signals as data to a first latch, and a second gate configured to logically combine the output phase error signals to clock the first latch. A delay element delays to the data to the first latch where the output of the first latch provides instantaneous phase error change information. A second latch is coupled to the output phase error signals to output a lead/lag signal to indicate which of the output phase error signals is leading. A phase-locked loop employing the output of the IPED is also disclosed along with static phase measurement and jitter optimization features.
    Type: Grant
    Filed: February 8, 2007
    Date of Patent: March 31, 2009
    Assignee: International Business Machines Corporation
    Inventors: Daniel J. Friedman, Yong Liu, Woogeun Rhee
  • Patent number: 7511621
    Abstract: An RFID tag's mobility can be increased and cost can be decreased by using high-performance mobile power antennas instead of battery powered tags. Disclosed are some power antennas that include a half wave rectifier, a full wave rectifier, and a voltage multiplier. These antennas can be cascaded to boost the power or voltage gain. Additionally, planar elements can be added to increase efficiency without decreasing mobility.
    Type: Grant
    Filed: March 30, 2007
    Date of Patent: March 31, 2009
    Assignee: Intermec IP Corp.
    Inventors: Dah-Weih Duan, Daniel J. Friedman, Harley Kent Heinrich, Ian Bardwell-Jones, Lou Ruggiero
  • Publication number: 20080310495
    Abstract: A decision feedback equalizer (DFE) and method include at least two paths. Each path includes the following. An adder is configured to sum an input with a first feedback tap fed back from a different path. A latch is coupled to the adder to receive a summation signal as input. The latch includes a transparent state, and an output of the latch is employed as the first tap in a feedback path to an adder of a different path, wherein a partially resolved first tap in the feedback path is employed during the transparent state to provide a soft decision to supply correction information in advance of a hard decision of the latch.
    Type: Application
    Filed: June 12, 2007
    Publication date: December 18, 2008
    Inventors: John F. Bulzacchelli, Daniel J. Friedman, Alexander Rylyakov, Koon Lun Jackie Wong
  • Publication number: 20080298530
    Abstract: In the context of high-speed serial links, data-dependent jitter compensation techniques performed using phase pre-distortion. Broadly contemplated is an expansion of the notion of pre-emphasis beyond conventional amplitude compensation of ISI, whereby phase pre-emphasis for compensating data-dependent jitter (DDJ) is introduced. DDJ can be addressed by exploiting the relationship between the data sequence and the timing deviation. Phase pre-emphasis improves the signal integrity with little additional power consumption in the transmitter and with no cross-talk penalty.
    Type: Application
    Filed: July 22, 2008
    Publication date: December 4, 2008
    Applicant: International Business Machines Corporation
    Inventors: James F. Buckwalter, Daniel J. Friedman, Mounir Meghelli
  • Publication number: 20080238630
    Abstract: A system and method are provided for modifying the effective reading range of an radio frequency identification tag. The tag, a chip based tag, includes an antenna and a chip in communication with the antenna. The chip includes circuitry including field effect transistors that can modify the effective reading range of the tag by modifying characteristics of the tag including the modulation depth of the backscatter signal, the impedance characteristics of the tag front end electronics, the power consumption characteristics and the threshold power-on voltage of the tag. These characteristics are change either temporarily or permanently in response to commands communicated to the tag from a radio frequency identification reader.
    Type: Application
    Filed: November 21, 2006
    Publication date: October 2, 2008
    Inventors: Han Chen, Daniel J. Friedman, Paul A. Moskowitz
  • Patent number: 7427912
    Abstract: The present invention assures the integrity of state information retained by a Radio Frequency Transponder during a loss of power. During the regular operation of the Transponder power is provided to a voltage-storing device powering an information retention mechanism of the Transponder. After the loss and reestablishing of power to the Transponder but before the Transponder is restarted, the voltage-storing device is checked to determine whether sufficient power is present in the information retention mechanism to retain information without corruption. If sufficient power is present, a signal to indicate that fact is communicated to the Transponder and the stored information is restored. The Transponder is then restarted.
    Type: Grant
    Filed: September 15, 2003
    Date of Patent: September 23, 2008
    Assignee: Intermec IP Corp.
    Inventors: Harley Kent Heinrich, Daniel J. Friedman
  • Publication number: 20080191746
    Abstract: An instantaneous phase error detector (IPED) and method includes a first gate configured to logically OR output phase error signals as data to a first latch, and a second gate configured to logically combine the output phase error signals to clock the first latch. A delay element delays to the data to the first latch where the output of the first latch provides instantaneous phase error change information. A second latch is coupled to the output phase error signals to output a lead/lag signal to indicate which of the output phase error signals is leading. A phase-locked loop employing the output of the IPED is also disclosed along with static phase measurement and jitter optimization features.
    Type: Application
    Filed: February 8, 2007
    Publication date: August 14, 2008
    Inventors: DANIEL J. FRIEDMAN, Yong Liu, Woogeun Rhee
  • Publication number: 20080172193
    Abstract: An apparatus includes a phase-locked loop (PLL) circuit including a phase-frequency detector configured to output phase error signals. A phase error monitor circuit is configured to determine instantaneous peak phase error by logically combining the phase error signals and comparing pulse widths of the logically combined phase error signals to a programmable delay time at each reference clock cycle to determine instantaneous phase error change. A storage element is configured to store the instantaneous phase error change.
    Type: Application
    Filed: January 11, 2007
    Publication date: July 17, 2008
    Inventors: WOOGEUN RHEE, Daniel J. Friedman
  • Publication number: 20080137789
    Abstract: A sampling clock signal controller for receivers of digital data is disclosed. Specific bit patterns of a data waveform can be identified, and stored time samples of the waveform that correspond to the specific bit patterns can be analyzed to improve the timing of a sampling clock signal. These “time-amplitude” samples on known bit patterns can be utilized to determine if a sample on the data waveform should be taken before the center of the eye pattern, at the center of the eye pattern, or after the center of the eye pattern and by what time change. Accordingly, a single low power clock can be utilized to adjust the timing of the sample clock such that improved communication scan be achieved. Such a single clock system has reduced power requirements and increased accuracy.
    Type: Application
    Filed: December 11, 2006
    Publication date: June 12, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Hayden C. Cranford, Daniel J. Friedman, Mounir Meghelli, Thomas H. Toifl
  • Publication number: 20080137790
    Abstract: A dual mode clock and data recovery (CDR) system is disclosed. A fast locking, oversampling CDR acquisition module can begin the process to quickly create a data acquisition clock signal in start up data acquisition conditions. When at least some data can be extracted from the incoming data stream, the DRR system can indicate such stability and switch to accept control from a low power CDR maintenance module. The low power CDR maintenance module can then fine tune and maintain the timing of the data acquisition signal. If the quality of the data lock under CDR maintenance module control degrades to a sufficient degree, the high power CDR acquisition module can be re-enables and re-assert control from the low power module until such time as the lock quality is again sufficient for the low power module to be used.
    Type: Application
    Filed: December 11, 2006
    Publication date: June 12, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Hayden C. Cranford, Daniel J. Friedman, Mounir Meghelli, Thomas H. Toifl
  • Publication number: 20080133958
    Abstract: A method and system for determining the eye pattern margin parameters of a receiver system during diagnostic testing is presented. The circuitry in the receiver's front end comprises a series of latches, XOR gates and OR gates which first provide the data samples and edge samples, i.e., data sampled at the rising or falling edge of an (edge) clock characterized by a phase delay relative to the data sampling clock. The receiver also comprises optimization circuitry for the ideal alignment of the edge clock (edges) with the data edges. The method further provides for a phase shifting of the edge clock to the left and right from the ideal/locked position to screen the data eye pattern in order to compute the Bit Error Rate (BER) value. The position of the edge clock relative to the data sampling clock determines the horizontal eye opening for the computed BER.
    Type: Application
    Filed: December 4, 2006
    Publication date: June 5, 2008
    Inventors: HAYDEN C. CRANFORD, Daniel J. Friedman, Mounir Meghelli, Thomas H. Toifl
  • Publication number: 20080123771
    Abstract: Systems for making impedance adjustments that will auto-tune a communication path is disclosed. The method can utilize time domain reflectometry (TDR) to acquire data about impedance mismatches and can adjust the termination impedances based on the acquired data. A system is also disclosed that has an isolator to decouple a first adjustable resistor from a transmission path in a first mode and couple the first adjustable resistor to the path in a second mode. The system can have a test transmitter to create a first current on the path in the first mode and to create a second current having twice the current in a second mode, wherein a detector can detect a first voltage during the first mode and a second voltage in the second mode as the first adjustable resistive load is adjusted in the second mode until it reaches a value matching the first voltage detected in the first mode.
    Type: Application
    Filed: November 8, 2006
    Publication date: May 29, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Hayden C. Cranford, Daniel J. Friedman, James S. Mason, Martin L. Schmatz, Michael A. Sorna, Thomas H. Toifl