Patents by Inventor David Hwang

David Hwang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210126164
    Abstract: A light source includes a p-type semiconductor layer, an n-type semiconductor layer, and an active region between the p-type semiconductor layer and the n-type semiconductor layer and configured to emit light. The active region includes a plurality of barrier layers and one or more quantum well layers. The plurality of barrier layers of the active region includes at least one n-doped barrier layer that includes an n-type dopant. The active region is characterized by a lateral linear dimension equal to or less than about 10 ?m. The n-type dopant includes, for example, silicon, selenium, or tellurium.
    Type: Application
    Filed: October 27, 2020
    Publication date: April 29, 2021
    Inventors: Markus BROELL, David HWANG, Steven David LESTER, Anurag TYAGI, Michael GRUNDMANN, Guillaume LHEUREUX, Alexander TONKIKH
  • Publication number: 20210116799
    Abstract: Extreme ultraviolet (EUV) hard masks and methods for their manufacture are disclosed. The EUV hardmasks comprise a substrate, a multilayer stack of alternating reflective layers on the substrate, and a photoresist layer on the multilayer stack. The alternating reflective layers comprise silicon and a nonmetal. Methods of transferring a pattern to a substrate are also disclosed.
    Type: Application
    Filed: October 15, 2020
    Publication date: April 22, 2021
    Inventors: Lei Zhong, Ho-yung David Hwang
  • Patent number: 10985285
    Abstract: A physical vapor deposition (e.g., sputter deposition) method for III-nitride tunnel junction devices uses metal-organic chemical vapor deposition (MOCVD) to grow one or more light-emitting or light-absorbing structures and electron cyclotron resonance (ECR) sputtering to grow one or more tunnel junctions. In another method, the surface of the p-type layer is treated before deposition of the tunnel junction on the p-type layer. In yet another method, the whole device (including tunnel junction) is grown using MOCVD and the p-type layers of the III-nitride material are reactivated by lateral diffusion of hydrogen through mesa sidewalls in the III-nitride material, with one or more lateral dimensions of the mesa that are less than or equal to about 200 ?m. A flip chip display device is also disclosed.
    Type: Grant
    Filed: August 17, 2017
    Date of Patent: April 20, 2021
    Assignee: The Regents of the University of California
    Inventors: Benjamin P. Yonkee, Asad J. Mughal, David Hwang, Erin C. Young, James S. Speck, Steven P. DenBaars, Shuji Nakamura
  • Publication number: 20210090952
    Abstract: Apparatuses and methods to provide a fully self-aligned via are described. A first metallization layer comprises a set of first conductive lines extending along a first direction on a first insulating layer on a substrate, the set of first conductive lines recessed below a top portion of the first insulating layer. A capping layer is on the first insulating layer, and a second insulating layer is on the capping layer. A second metallization layer comprises a set of second conductive lines on the second insulating layer and on a third insulating layer above the first metallization layer. The set of second conductive lines extend along a second direction that crosses the first direction at an angle. At least one via is between the first metallization layer and the second metallization layer. The via is self-aligned along the second direction to one of the first conductive lines. The tapering angle of the via opening may be in a range of from about 60° to about 120°.
    Type: Application
    Filed: September 14, 2020
    Publication date: March 25, 2021
    Applicant: Micromaterials LLC
    Inventors: Regina Freed, Madhur Sachan, Susmit Singha Roy, Gabriela Alva, Ho-yung David Hwang, Uday Mitra, El Mehdi Bazizi, Angada Bangalore Sachid, He Ren, Sushant Mittal
  • Patent number: 10923630
    Abstract: Disclosed herein are techniques for improving performance of micro light emitting diodes. According to certain embodiments, a semi-polar-oriented light emitting diode (LED) (e.g., grown on (2021) plane or (1122) plane) includes a buried p-GaN layer that is grown before the active region and the n-GaN layer of the LED are grown, such that the polarization-induced (including strain-induced piezoelectric polarization and spontaneous polarization) electrical field and the built-in depletion field in the active region are in opposite directions during normal operations, thereby reducing or minimizing the overall internal electric field that can contribute to Quantum-Confined Stark Effect. The buried p-GaN layer is grown on an n-i-n sacrificial etch junction, which can be laterally wet-etched to separate the semi-polar-oriented LED from the underlying substrate and expose the p-GaN layer for planar or vertical (rather than horizontal or lateral) activation.
    Type: Grant
    Filed: September 18, 2019
    Date of Patent: February 16, 2021
    Assignee: FACEBOOK TECHNOLOGIES, LLC
    Inventors: Christopher Pynn, Anneli Munkholm, David Hwang
  • Publication number: 20210035863
    Abstract: Described are semiconductor devices, methods of manufacturing, and methods for device patterning. More particularly, a subtractive interconnect patterning method is described. A subtractive interconnect patterning is used in place of damascene interconnect patterning.
    Type: Application
    Filed: July 20, 2020
    Publication date: February 4, 2021
    Applicant: Applied Materials, Inc.
    Inventors: Lei Zhong, Ho-yung David Hwang
  • Patent number: 10910381
    Abstract: Apparatuses and methods to provide a patterned substrate are described. A plurality of patterned and spaced first lines and carbon material lines and formed on the substrate surface by selectively depositing and etching films extending in a first direction and films extending in a second direction that crosses the first direction to pattern the underlying structures.
    Type: Grant
    Filed: July 31, 2019
    Date of Patent: February 2, 2021
    Assignee: Applied Materials, Inc.
    Inventors: Tejinder Singh, Takehito Koshizawa, Abhijit Basu Mallick, Pramit Manna, Nancy Fung, Eswaranand Venkatasubramanian, Ho-yung David Hwang, Samuel E. Gottheim
  • Publication number: 20200312953
    Abstract: Methods of forming and processing semiconductor devices are described. Certain embodiments relate to the formation of self-aligned DRAM capacitors. More particularly, certain embodiments relate to the formation of self-aligned DRAM capacitors utilizing the formation of self-aligned growth pillars. The pillars lead to greater capacitor heights, increase critical dimension uniformity, and self-aligned bottom and top contacts.
    Type: Application
    Filed: March 23, 2020
    Publication date: October 1, 2020
    Applicant: Micromaterials LLC
    Inventors: Uday Mitra, Regina Freed, Ho-yung David Hwang, Sanjay Natarajan, Lequn Liu
  • Publication number: 20200313036
    Abstract: Disclosed herein are methods, systems, and apparatuses for an light emitting diode (LED) array apparatus. In some embodiments, the LED array apparatus may include a plurality of mesas etched from a layered epitaxial structure. The layered epitaxial structure may include a P-type doped semiconductor layer, a active layer, and an N-type doped semiconductor layer. The LED array apparatus may also include one or more regrowth semiconductor layers, including a first regrowth semiconductor layer, which may be grown epitaxially over etched facets of the plurality of mesas. In some cases, for each mesa, the first regrowth semiconductor layer may overlay etched facets of the P-type doped semiconductor layer, the active layer, and the N-type doped semiconductor layer, around an entire perimeter of the mesa.
    Type: Application
    Filed: March 29, 2020
    Publication date: October 1, 2020
    Inventors: Markus BROELL, Michael GRUNDMANN, David HWANG, Stephan LUTGEN, Brian Matthew MCSKIMMING, Anurag TYAGI
  • Publication number: 20200273705
    Abstract: Methods for forming a film stack comprising a hardmask layer and etching such hardmask layer to form features in the film stack are provided. The methods described herein facilitate profile and dimension control of features through a proper profile management scheme formed in the film stack. In one or more embodiments, a method for etching a hardmask layer includes forming a hardmask layer on a substrate, where the hardmask layer contains a metal-containing material containing a metal element having an atomic number greater than 28, supplying an etching gas mixture to the substrate, and etching the hardmask layer exposed by a photoresist layer.
    Type: Application
    Filed: February 25, 2020
    Publication date: August 27, 2020
    Inventors: Tejinder SINGH, Suketu Arun PARIKH, Daniel Lee DIEHL, Michael Anthony STOLFI, Jothilingam RAMALINGAM, Yong CAO, Lifan YAN, Chi-I LANG, Hoyung David HWANG
  • Patent number: 10699953
    Abstract: Apparatuses and methods to provide a fully self-aligned via are described. Some embodiments of the disclosure provide an electronic device having a liner that is selectively removable when compared to conductive lines. The liner may be selectively removed by utilizing one or more of a base (e.g. sodium hydroxide) and hydrogen peroxide.
    Type: Grant
    Filed: May 29, 2019
    Date of Patent: June 30, 2020
    Assignee: Micromaterials LLC
    Inventors: Amrita B. Mullick, Nitin K. Ingle, Xikun Wang, Regina Freed, Uday Mitra, Ho-yung David Hwang
  • Publication number: 20200194623
    Abstract: Disclosed herein are systems and methods for reducing surface recombination losses in micro-LEDs. In some embodiments, a method includes increasing a bandgap in an outer region of a semiconductor layer by implanting ions in the outer region of the semiconductor layer and subsequently annealing the outer region of the semiconductor layer to intermix the ions with atoms within the outer region of the semiconductor layer. The semiconductor layer includes an active light emitting layer. A light outcoupling surface of the semiconductor layer has a diameter of less than 10 ?m. The outer region of the semiconductor layer extends from an outer surface of the semiconductor layer to a central region of the semiconductor layer that is shaded by a mask during the implanting of the ions.
    Type: Application
    Filed: February 25, 2020
    Publication date: June 18, 2020
    Inventors: Thomas Lauermann, Stephan Lutgen, David Hwang
  • Patent number: 10644196
    Abstract: Disclosed herein are systems and methods for reducing surface recombination losses in micro-LEDs. In some embodiments, a method includes reducing a lateral carrier diffusion in an outer region of a semiconductor layer by implanting ions in the outer region of the semiconductor layer. The semiconductor layer includes an active light emitting layer. An outcoupling surface of the semiconductor layer has a diameter of less than 10 ?m. The outer region of the semiconductor layer extends from an outer surface of the semiconductor layer to a central region of the semiconductor layer that is shaded by a mask during the implanting of the ions.
    Type: Grant
    Filed: March 29, 2019
    Date of Patent: May 5, 2020
    Assignee: Facebook Technologies, LLC
    Inventors: Thomas Lauermann, Stephan Lutgen, David Hwang
  • Publication number: 20200124967
    Abstract: A method of supplying a chemical solution to a photolithography system. The chemical solution is pumped from a variable-volume buffer tank. The pumped chemical solution is dispensed in a spin-coater. The variable-volume buffer tank is refilled by emptying a storage container filled with the chemical solution into the variable-volume buffer tank.
    Type: Application
    Filed: December 17, 2019
    Publication date: April 23, 2020
    Inventors: Wen-Zhan Zhou, Heng-Jen Lee, Hsu-Yuan Liu, Yu-Chen Huang, Cheng-Han Wu, Shih-Che Wang, Ho-Yung David Hwang
  • Patent number: 10622519
    Abstract: Disclosed herein are systems and methods for reducing surface recombination losses in micro-LEDs. In some embodiments, a method includes increasing a bandgap in an outer region of a semiconductor layer by implanting ions in the outer region of the semiconductor layer and subsequently annealing the outer region of the semiconductor layer to intermix the ions with atoms within the outer region of the semiconductor layer. The semiconductor layer includes an active light emitting layer. A light outcoupling surface of the semiconductor layer has a diameter of less than 10 ?m. The outer region of the semiconductor layer extends from an outer surface of the semiconductor layer to a central region of the semiconductor layer that is shaded by a mask during the implanting of the ions.
    Type: Grant
    Filed: March 29, 2019
    Date of Patent: April 14, 2020
    Assignee: FACEBOOK TECHNOLOGIES, LLC
    Inventors: Thomas Lauermann, Stephan Lutgen, David Hwang
  • Publication number: 20200098633
    Abstract: A first metallization layer comprising a set of first conductive lines that extend along a first direction on a first insulating layer on a substrate. A second insulating layer is on the first insulating layer. A second metallization layer comprises a set of second conductive lines on a third insulating layer and on the second insulating layer above the first metallization layer. The set of second conductive lines extend along a second direction that crosses the first direction at an angle. A via between the first metallization layer and the second metallization layer. The via is self-aligned along the second direction to one of the first conductive lines.
    Type: Application
    Filed: November 22, 2019
    Publication date: March 26, 2020
    Applicant: Micromaterials LLC
    Inventors: Ying Zhang, Abhijit Basu Mallick, Regina Freed, Nitin K. Ingle, Uday Mitra, Ho-yung David Hwang
  • Patent number: 10600688
    Abstract: Methods and apparatus to form fully self-aligned vias are described. A seed gapfill layer is formed on a recessed first insulating layers positioned between first conductive lines. Pillars are formed from the seed gapfill layer and a second insulating layer is deposited in the gaps between pillars. The pillars are removed and a third insulating layer is deposited in the gaps in the second insulating layer to form an overburden of third insulating layer. A portion of the overburden of the third insulating layer is removed to expose the first conductive lines and form vias.
    Type: Grant
    Filed: August 29, 2018
    Date of Patent: March 24, 2020
    Assignee: Micromaterials LLC
    Inventors: Ying Zhang, Regina Freed, Nitin K. Ingle, Ho-yung David Hwang, Uday Mitra
  • Patent number: 10593594
    Abstract: Methods of forming a self-aligned via comprising recessing a first metallization layer comprising a set of first conductive lines that extend along a first direction on a first insulating layer on a substrate. A second insulating layer is formed on the first insulating layer. A via is formed through the second insulating layer to one of the first conductive lines. Semiconductor devices comprising the self-aligned via and apparatus for forming the self-aligned via are also disclosed.
    Type: Grant
    Filed: December 11, 2018
    Date of Patent: March 17, 2020
    Assignee: Micromaterials LLC
    Inventors: Yung-Chen Lin, Qingjun Zhou, Ying Zhang, Ho-yung David Hwang, Uday Mitra, Regina Freed
  • Patent number: 10558120
    Abstract: A photolithography system includes a variable-volume buffer tank, a dispensing system connected to the buffer tank, and a valve configured to release gas from a head space of the buffer tank while blocking the release of liquid from the head space. A storage container has an opening at the bottom and drains to the buffer tank through that opening. The buffer tank has a storage capacity sufficient to receive the full contents of the storage container. The system supplies chemical solutions to the dispensing system while keeping the chemical solutions from contact with air and other gases.
    Type: Grant
    Filed: November 8, 2017
    Date of Patent: February 11, 2020
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Wen-Zhan Zhou, Heng-Jen Lee, Hsu-Yuan Liu, Yu-Chen Huang, Cheng-Han Wu, Shih-Che Wang, Ho-Yung David Hwang
  • Publication number: 20200043932
    Abstract: Apparatuses and methods to provide a patterned substrate are described. A plurality of patterned and spaced first lines and carbon material lines and formed on the substrate surface by selectively depositing and etching films extending in a first direction and films extending in a second direction that crosses the first direction to pattern the underlying structures.
    Type: Application
    Filed: July 31, 2019
    Publication date: February 6, 2020
    Inventors: Tejinder Singh, Takehito Koshizawa, Abhijit Basu Mallick, Pramit Manna, Nancy Fung, Eswaranand Venkatasubramanian, Ho-yung David Hwang, Samuel E. Gottheim