Patents by Inventor David Hwang

David Hwang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200013620
    Abstract: Methods and film stacks for extreme ultraviolet (EUV) lithography are described. The film stack comprises a substrate with a hard mask, bottom layer, middle layer and photoresist. Etching of the photoresist is highly selective to the middle layer and a modification of the middle layer allows for a highly selective etch relative to the bottom layer.
    Type: Application
    Filed: July 8, 2019
    Publication date: January 9, 2020
    Inventors: Nancy Fung, Chi-I Lang, Ho-yung David Hwang
  • Patent number: 10510540
    Abstract: Methods of forming semiconductor devices comprising etching a hardmask and spin-on-carbon layer through an opening in a photoresist to expose a gapfill material. The photoresist, spin-on-carbon layer and gapfill material are removed. A new spin-on-carbon layer, hardmask and photoresist are formed with an opening over a spacer mandrel. The hardmask, spin-on-carbon layer are etched through the opening and the layers and spacer mandrel are removed. An etch stop layer and oxide layer are removed and a height of the spacer mandrel and gapfill material are reduced exposing portions of the substrate. The exposed portions of the substrate are fin etched and the layers removed.
    Type: Grant
    Filed: July 12, 2018
    Date of Patent: December 17, 2019
    Assignee: MICROMATERIALS LLC
    Inventors: Ying Zhang, Qingjun Zhou, Yung-Chen Lin, Ho-yung David Hwang
  • Patent number: 10510602
    Abstract: Methods and apparatus to form fully self-aligned vias are described. A first metal film is formed in the recessed first conductive lines and on the first insulating layer of a substrate comprising alternating conductive lines and a first insulating layer. Pillars and a sheet are formed from the first metal film. Some of the pillars and a portion of the sheet are selectively removed and a second insulating layer is deposited around the remaining pillars and sheet. The remaining pillars and sheet are removed to form vias and a trench in the second insulating layer. A third insulating layer is deposited in the vias and trench and an overburden is formed on the second insulating layer. Portions of the overburden are selectively etched from the second insulating layer to expose the second insulating layer and the filled vias and leaving portions of the third insulating layer on the second insulating layer.
    Type: Grant
    Filed: August 29, 2018
    Date of Patent: December 17, 2019
    Assignee: Mirocmaterials LLC
    Inventors: Ying Zhang, Abhijit Basu Mallick, Yung-Chen Lin, Qingjun Zhou, He Ren, Ho-yung David Hwang, Uday Mitra
  • Publication number: 20190378756
    Abstract: Apparatuses and methods to provide a fully self-aligned via are described. Some embodiments of the disclosure provide an electronic device having a liner that is selectively removable when compared to conductive lines. The liner may be selectively removed by utilizing one or more of a base (e.g. sodium hydroxide) and hydrogen peroxide.
    Type: Application
    Filed: May 29, 2019
    Publication date: December 12, 2019
    Inventors: Amrita B. Mullick, Nitin K. Ingle, Xikun Wang, Regina Freed, Uday Mitra, Ho-yung David Hwang
  • Patent number: 10437084
    Abstract: An electro-optical crystal-mounted apparatus includes a compactly configured mounting sub-assembly, and a compactly configured position adjustment sub-assembly onto which the mounting sub-assembly is mounted. The mounting sub-assembly includes a mount including a thermally conductive and electrically insulating material, an electro-optical crystal housed within a cavity of the mount, and a layer of electrically conductive material disposed on at least a portion of the mount. The mounting sub-assembly further includes a crystal sub-assembly oven mounted to, and at least partially enclosing the mount, and a heater thermally coupled to the crystal sub-assembly oven. An electrical wire electrically is coupled to the layer of electrically conductive material.
    Type: Grant
    Filed: May 23, 2017
    Date of Patent: October 8, 2019
    Assignee: Lockheed Martin Coherent Technologies, Inc.
    Inventor: David Hwang
  • Publication number: 20190305188
    Abstract: Disclosed herein are systems and methods for reducing surface recombination losses in micro-LEDs. In some embodiments, an LED includes a semiconductor layer including an active light emitting layer. A light outcoupling surface of the semiconductor layer has a diameter that is less than two times an electron diffusion length of a material of the semiconductor layer. The LED also includes a passivation layer that is formed on an outer surface of the semiconductor layer opposite to the light outcoupling surface. The passivation layer includes a dielectric material, and the passivation layer is in direct contact with a portion of the active light emitting layer.
    Type: Application
    Filed: March 29, 2019
    Publication date: October 3, 2019
    Inventors: Thomas Lauermann, Stephan Lutgen, David Hwang
  • Publication number: 20190305181
    Abstract: Disclosed herein are systems and methods for reducing surface recombination losses in micro-LEDs. In some embodiments, a method includes reducing a lateral carrier diffusion in an outer region of a semiconductor layer by implanting ions in the outer region of the semiconductor layer. The semiconductor layer includes an active light emitting layer. An outcoupling surface of the semiconductor layer has a diameter of less than 10 ?m. The outer region of the semiconductor layer extends from an outer surface of the semiconductor layer to a central region of the semiconductor layer that is shaded by a mask during the implanting of the ions.
    Type: Application
    Filed: March 29, 2019
    Publication date: October 3, 2019
    Inventors: Thomas Lauermann, Stephan Lutgen, David Hwang
  • Publication number: 20190305185
    Abstract: Disclosed herein are systems and methods for reducing surface recombination losses in micro-LEDs. In some embodiments, a method includes increasing a bandgap in an outer region of a semiconductor layer by implanting ions in the outer region of the semiconductor layer and subsequently annealing the outer region of the semiconductor layer to intermix the ions with atoms within the outer region of the semiconductor layer. The semiconductor layer includes an active light emitting layer. A light outcoupling surface of the semiconductor layer has a diameter of less than 10 ?m. The outer region of the semiconductor layer extends from an outer surface of the semiconductor layer to a central region of the semiconductor layer that is shaded by a mask during the implanting of the ions.
    Type: Application
    Filed: March 29, 2019
    Publication date: October 3, 2019
    Inventors: Thomas Lauermann, Stephan Lutgen, David Hwang
  • Patent number: 10410921
    Abstract: A first metallization layer comprising a set of first conductive lines that extend along a first direction on a first insulating layer on a substrate. A second insulating layer is on the first insulating layer. A second metallization layer comprises a set of second conductive lines on a third insulating layer and on the second insulating layer above the first metallization layer. The set of second conductive lines extend along a second direction that crosses the first direction at an angle. A via between the first metallization layer and the second metallization layer. The via is self-aligned along the second direction to one of the first conductive lines.
    Type: Grant
    Filed: February 11, 2019
    Date of Patent: September 10, 2019
    Assignee: Micromaterials LLC
    Inventors: Ying Zhang, Abhijit Basu Mallick, Regina Freed, Nitin K. Ingle, Uday Mitra, Ho-yung David Hwang
  • Publication number: 20190207043
    Abstract: A physical vapor deposition (e.g., sputter deposition) method for III-nitride tunnel junction devices uses metal-organic chemical vapor deposition (MOCVD) to grow one or more light-emitting or light-absorbing structures and electron cyclotron resonance (ECR) sputtering to grow one or more tunnel junctions. In another method, the surface of the p-type layer is treated before deposition of the tunnel junction on the p-type layer. In yet another method, the whole device (including tunnel junction) is grown using MOCVD and the p-type layers of the III-nitride material are reactivated by lateral diffusion of hydrogen through mesa sidewalls in the III-nitride material, with one or more lateral dimensions of the mesa that are less than or equal to about 200 ?m. A flip chip display device is also disclosed.
    Type: Application
    Filed: August 17, 2017
    Publication date: July 4, 2019
    Applicant: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
    Inventors: Benjamin P. Yonkee, Asad J. Mughal, David Hwang, Erin C. Young, James S. Speck, Steven P. DenBaars, Shuji Nakamura
  • Publication number: 20190189512
    Abstract: A first metallization layer comprising a set of first conductive lines that extend along a first direction on a first insulating layer on a substrate. A second insulating layer is on the first insulating layer. A second metallization layer comprises a set of second conductive lines on a third insulating layer and on the second insulating layer above the first metallization layer. The set of second conductive lines extend along a second direction that crosses the first direction at an angle. A via between the first metallization layer and the second metallization layer. The via is self-aligned along the second direction to one of the first conductive lines.
    Type: Application
    Filed: February 11, 2019
    Publication date: June 20, 2019
    Inventors: Ying Zhang, Abhijit Basu Mallick, Regina Freed, Nitin K. Ingle, Uday Mitra, Ho-yung David Hwang
  • Publication number: 20190189510
    Abstract: Methods of forming a self-aligned via comprising recessing a first metallization layer comprising a set of first conductive lines that extend along a first direction on a first insulating layer on a substrate. A second insulating layer is formed on the first insulating layer. A via is formed through the second insulating layer to one of the first conductive lines. Semiconductor devices comprising the self-aligned via and apparatus for forming the self-aligned via are also disclosed.
    Type: Application
    Filed: December 11, 2018
    Publication date: June 20, 2019
    Inventors: Yung-Chen Lin, Qingjun Zhou, Ying Zhang, Ho-yung David Hwang, Uday Mitra, Regina Freed
  • Patent number: 10274839
    Abstract: A method for controlling semiconductor production through use of a Focus Exposure Matrix (FEM) model includes taking measurements of characteristics of a two-dimensional mark formed onto a substrate, the two-dimensional mark including two different patterns along two different cut-lines, and comparing the measurements with a FEM model to determine focus and exposure conditions used to form the two-dimensional mark. The FEM model was created using measurements taken of corresponding two-dimensional marks formed onto a substrate under varying focus and exposure conditions.
    Type: Grant
    Filed: May 24, 2013
    Date of Patent: April 30, 2019
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Wen-Zhan Zhou, Heng-Jen Lee, Chen-Ming Wang, Kai-Hsiung Cheng, Chih-Ming Ke, Ho-Yung David Hwang
  • Publication number: 20190067102
    Abstract: Methods and apparatus to form fully self-aligned vias are described. A first metal film is formed in the recessed first conductive lines and on the first insulating layer of a substrate comprising alternating conductive lines and a first insulating layer. Pillars and a sheet are formed from the first metal film. Some of the pillars and a portion of the sheet are selectively removed and a second insulating layer is deposited around the remaining pillars and sheet. The remaining pillars and sheet are removed to form vias and a trench in the second insulating layer. A third insulating layer is deposited in the vias and trench and an overburden is formed on the second insulating layer. Portions of the overburden are selectively etched from the second insulating layer to expose the second insulating layer and the filled vias and leaving portions of the third insulating layer on the second insulating layer.
    Type: Application
    Filed: August 29, 2018
    Publication date: February 28, 2019
    Inventors: Ying Zhang, Abhijit Basu Mallick, Yung-Chen Lin, Qingjun Zhou, He Ren, Ho-yung David Hwang, Uday Mitra
  • Patent number: 10209477
    Abstract: A micro-optics assembly and a method for assembling the micro-optics assembly are provided. The micro-optics assembly may include an optical bench having an opening, a cylindrical body disposed in the opening and having a solder well, a heating element thermally coupled to the solder well, and an optical element. The optical element may include a frame having a post and a micro-optic mounted in the frame. The post may be secured in a solid solder material disposed within the solder well in the cylindrical body. The solder may be reflowable such that the micro-optics assembly is reconfigurable without the need for optical realignment components permanently mounted to the optical bench.
    Type: Grant
    Filed: May 25, 2017
    Date of Patent: February 19, 2019
    Assignee: Lockheed Martin Coherent Technologies, Inc.
    Inventors: David Hwang, Andrew Jonathan Gleason, Michael L. Tartaglia
  • Publication number: 20180306514
    Abstract: A method includes supporting a wafer on a heating element, wherein the heating element is located in a baking chamber. The method further includes heating the wafer for a first duration using the heating element. The method further includes measuring a temperature of the heating element and a temperature of the wafer during the first duration to obtain temperature information. The method further includes adjusting an amount of heat provided by the heating element during the first duration, wherein the adjusting of the amount of heat includes decreasing the amount of heat provided by the heating element as a rate of change of the temperature information versus time increases.
    Type: Application
    Filed: June 25, 2018
    Publication date: October 25, 2018
    Inventors: Tzung-Chen WU, Wen-Zhan ZHOU, Heng-Jen LEE, Ho-Yung David HWANG
  • Patent number: 10006717
    Abstract: An adaptive baking system includes a baking chamber configured to receive a wafer, and a heating element configured to support the wafer. The adaptive baking system further includes a controller configured to receive temperature information related to the heating element and the wafer, wherein the controller is further configured to adjust an amount of heat provided by the heating element during a baking process in response to the temperature information.
    Type: Grant
    Filed: March 7, 2014
    Date of Patent: June 26, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Tzung-Chen Wu, Wen-Zhan Zhou, Heng-Jen Lee, Ho-Yung David Hwang
  • Publication number: 20180083145
    Abstract: Methods of curing anti-reflective coatings, and photovoltaic modules produced using the methods, are described. The methods can include liquid metal curing, plasma curing, air knife curing, and flame curing.
    Type: Application
    Filed: September 19, 2017
    Publication date: March 22, 2018
    Applicant: First Solar, Inc.
    Inventors: Brian Cohen, David Hwang, Mark Lewis, Gopal Mor, Nathan Martin Schuh, Frank Xia, Yu Yang, Zhibo Zhao
  • Publication number: 20180067395
    Abstract: A photolithography system includes a variable-volume buffer tank, a dispensing system connected to the buffer tank, and a valve configured to release gas from a head space of the buffer tank while blocking the release of liquid from the head space. A storage container has an opening at the bottom and drains to the buffer tank through that opening. The buffer tank has a storage capacity sufficient to receive the full contents of the storage container. The system supplies chemical solutions to the dispensing system while keeping the chemical solutions from contact with air and other gases.
    Type: Application
    Filed: November 8, 2017
    Publication date: March 8, 2018
    Inventors: Wen-Zhan Zhou, Heng-Jen Lee, Hsu-Yuan Liu, Yu-Chen Huang, Cheng-Han Wu, Shih-Che Wang, Ho-Yung David Hwang
  • Patent number: 9817315
    Abstract: A photolithography system includes a variable-volume buffer tank, a dispensing system connected to the buffer tank, and a valve configured to release gas from a head space of the buffer tank while blocking the release of liquid from the head space. A storage container has an opening at the bottom and drains to the buffer tank through that opening. The buffer tank has a storage capacity sufficient to receive the full contents of the storage container. The system supplies chemical solutions to the dispensing system while keeping the chemical solutions from contact with air and other gases.
    Type: Grant
    Filed: March 13, 2014
    Date of Patent: November 14, 2017
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Wen-Zhan Zhou, Heng-Jen Lee, Hsu-Yuan Liu, Yu-Chen Huang, Cheng-Han Wu, Shih-Che Wang, Ho-Yung David Hwang