Patents by Inventor Deog-Kyoon Jeong

Deog-Kyoon Jeong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8289314
    Abstract: A method of modulating and demodulating a signal includes modulating data information included in an input data signal provided from an external source and clock information included in an input clock signal provided from the external source into a transmission signal, using (n+1) delay clock signals generated based on the input clock signal, where n is a natural number. The transmission signal is demodulated into an output clock signal including restored clock information and an output data signal including restored data information, using (m+1) delay clock signals generated based on the clock information, where m is a natural number less than n.
    Type: Grant
    Filed: September 29, 2009
    Date of Patent: October 16, 2012
    Assignees: Samsung Electronics Co., Ltd., Seoul National University R&DB Foundation
    Inventors: Weon-Jun Choe, Ah-Reum Kim, Kyo-Jin Choo, Deog-Kyoon Jeong, Do-Hwan Oh, Hee-Soo Song
  • Publication number: 20120212264
    Abstract: A coarse lock detector for a delayed locked loop (DLL) is disclosed. The coarse lock detector includes multiple detection cells. Each detection cell receives a delayed clock phase and an output of a previous detection cell as inputs. To increase time for the output of the previous detection cell to propagate, the detection cells are arranged in groups such that the output from the previous detection cell is generated by a detection cell which is more than one detection cell previous.
    Type: Application
    Filed: February 16, 2012
    Publication date: August 23, 2012
    Applicant: Samsung Mobile Display Co., Ltd.
    Inventors: Moon-Sang Hwang, Won-Jun Choe, Han-Kyu Chi, Deog-Kyoon Jeong
  • Publication number: 20120206176
    Abstract: A coarse lock detector is disclosed. The course lock detector uses an initial lock range to determine course lock, and once course lock is achieved, uses a modified lock range to determine course lock.
    Type: Application
    Filed: February 16, 2012
    Publication date: August 16, 2012
    Applicant: Samsung Mobile Display Co., Ltd.
    Inventors: Moon-Sang Hwang, Won-Jun Choe, Han-Kyu Chi, Deog-Kyoon Jeong
  • Publication number: 20120206185
    Abstract: A level-down shifter includes: a first load device between a first voltage and a first node; a second load device between the first voltage and a second node; a first input device between the first node and a third node, receiving a reference voltage signal, and adjusting a first node voltage of the first node based on the reference voltage signal; a second input device between the second node and the third node, receiving an input signal, and adjusting a second node voltage of the second node based on the input signal; and a current source between a second voltage and the third node, receiving the second node voltage of the second node, and adjusting a third node voltage of the third node and a bias current based on the second node voltage of the second node, wherein a level of the input signal is higher than the first voltage.
    Type: Application
    Filed: January 25, 2012
    Publication date: August 16, 2012
    Inventors: Moon-Sang Hwang, Won-Jun Choe, Hyun-Chang Kim, Deog-Kyoon Jeong
  • Patent number: 8195855
    Abstract: A bus system includes a plurality of stubs; a plurality of connectors, each of which is serially coupled between a corresponding one of the stubs and a corresponding one of memory modules; a plurality of first serial loads, each of which is serially coupled to a corresponding one of the connectors; and a plurality of second serial loads, each of which is serially coupled to characteristic impedance of a transmission line of a corresponding one of the stubs, wherein the first and the second serial loads are determined to be impedance matched at each transmission line terminal of the stubs.
    Type: Grant
    Filed: June 3, 2009
    Date of Patent: June 5, 2012
    Assignees: Hynix Semiconductor Inc., Seoul National University Industry Foundation
    Inventors: Deog-Kyoon Jeong, Suhwan Kim, Woo-Yeol Shin, Dong-Hyuk Lim, Ic-Su Oh
  • Patent number: 8106714
    Abstract: An adjustable capacitor is provided including a capacitor unit including a plurality of capacitor groups aligned in a matrix format and a switch unit to adjust capacitance by connecting the plurality of capacitor groups in parallel according to a selection signal of a column and row of the matrix. Accordingly, the adjustable capacitor may be realized of a small size but with a high capacitance change rate.
    Type: Grant
    Filed: December 4, 2009
    Date of Patent: January 31, 2012
    Assignees: Samsung Electronics Co., Ltd., Seoul National University R&DB Foundation
    Inventors: Do-hwan Oh, Kyo-Jin Choo, Deog-Kyoon Jeong
  • Publication number: 20110267122
    Abstract: The present invention relates to an all-digital clock data recovery (CDR) which is implemented by a digital filter and a digitally controlled oscillator.
    Type: Application
    Filed: January 22, 2009
    Publication date: November 3, 2011
    Applicant: GLONET SYSTEMS, INC.
    Inventors: Deog Kyoon Jeong, Do Hwan Oh
  • Patent number: 7973578
    Abstract: A time-to-digital converter (TDC) includes a converter which receives a first signal and a second signal, delays the second signal in phases using a plurality of delay elements which are coupled in series, compares the delayed second signal with the first signal, and outputs a phase error of the second signal with respect to the first signal, a phase frequency detector which receives the first signal, and a third signal from one of the nodes in the plurality of delay elements, and outputs a phase difference between the first signal and the third signal, and a frequency detector which outputs a frequency error of the second signal with respect to the first signal as a digital code using an output signal of the phase frequency detector and the second signal.
    Type: Grant
    Filed: November 30, 2009
    Date of Patent: July 5, 2011
    Assignees: Samsung Electronics Co., Ltd., Seoul National University R&DB Foundation
    Inventors: Do-hwan Oh, Kyo-Jin Choo, Deog-Kyoon Jeong
  • Patent number: 7903684
    Abstract: A serial communications architecture for communicating between hosts and data store devices. The Storage Link architecture is specially adapted to support communications between multiple hosts and storage devices via a switching network, such as a storage area network. The Storage Link architecture specifies various communications techniques that can be combined to reduce the overall cost and increase the overall performance of communications. The Storage Link architecture may provide packet ordering based on packet type, dynamic segmentation of packets, asymmetric packet ordering, packet nesting, variable-sized packet headers, and use of out-of-band symbols to transmit control information as described below in more detail. The Storage Link architecture may also specify encoding techniques to optimize transitions and to ensure DC-balance.
    Type: Grant
    Filed: July 25, 2007
    Date of Patent: March 8, 2011
    Assignee: Silicon Image, Inc.
    Inventors: Dongyun Lee, Yeshik Shin, David D. Lee, Deog-Kyoon Jeong, Shing Kong
  • Publication number: 20110022890
    Abstract: The present invention relates to a clock and data recovery circuit (CDR), and in particular, to a CDR circuit in a full digital scheme which cancels the data-dependent jitter. A DDJ cancellation circuit according to the present invention efficiently cancels the data-dependent jitter, making it possible to configure the reliable clock and data recovery circuit in the serial link data communication through the channel of the predetermined bandwidth.
    Type: Application
    Filed: April 4, 2008
    Publication date: January 27, 2011
    Applicant: SNU Industry Foundation
    Inventors: Deog Kyoon Jeong, Jin-Hee Lee
  • Publication number: 20100238157
    Abstract: A method of modulating and demodulating a signal includes modulating data information included in an input data signal provided from an external source and clock information included in an input clock signal provided from the external source into a transmission signal, using (n+1) delay clock signals generated based on the input clock signal, where n is a natural number. The transmission signal is demodulated into an output clock signal including restored clock information and an output data signal including restored data information, using (m+1) delay clock signals generated based on the clock information, where m is a natural number less than n.
    Type: Application
    Filed: September 29, 2009
    Publication date: September 23, 2010
    Applicants: SAMSUNG ELECTRONICS CO., LTD., SEOUL NATIONAL UNIVERSITY R&DB FOUNDATION
    Inventors: Weon-Jun CHOE, Ah-Reum KIM, Kyo-Jin CHOO, Deog-Kyoon JEONG, Do-Hwan OH, Hee-Soo SONG
  • Patent number: 7746798
    Abstract: A serial communications architecture for communicating between hosts and data store devices. The Storage Link architecture is specially adapted to support communications between multiple hosts and storage devices via a switching network, such as a storage area network. The Storage Link architecture specifies various communications techniques that can be combined to reduce the overall cost and increase the overall performance of communications. The Storage Link architecture may provide packet ordering based on packet type, dynamic segmentation of packets, asymmetric packet ordering, packet nesting, variable-sized packet headers, and use of out-of-band symbols to transmit control information as described below in more detail. The Storage Link architecture may also specify encoding techniques to optimize transitions and to ensure DC-balance.
    Type: Grant
    Filed: November 7, 2001
    Date of Patent: June 29, 2010
    Assignee: Silicon Image, Inc.
    Inventors: Yeshik Shin, David D. Lee, Deog-Kyoon Jeong, Shing Kong
  • Publication number: 20100156550
    Abstract: An adjustable capacitor is provided including a capacitor unit including a plurality of capacitor groups aligned in a matrix format and a switch unit to adjust capacitance by connecting the plurality of capacitor groups in parallel according to a selection signal of a column and row of the matrix. Accordingly, the adjustable capacitor may be realized of a small size but with a high capacitance change rate.
    Type: Application
    Filed: December 4, 2009
    Publication date: June 24, 2010
    Applicants: Samsung Electronics Co., Ltd., Seoul National University R&DB Foundation
    Inventors: Do-hwan OH, Kyo-Jin CHOO, Deog-Kyoon JEONG
  • Publication number: 20100134165
    Abstract: A time-to-digital converter (TDC) includes a converter which receives a first signal and a second signal, delays the second signal in phases using a plurality of delay elements which are coupled in series, compares the delayed second signal with the first signal, and outputs a phase error of the second signal with respect to the first signal, a phase frequency detector which receives the first signal, and a third signal from one of the nodes in the plurality of delay elements, and outputs a phase difference between the first signal and the third signal, and a frequency detector which outputs a frequency error of the second signal with respect to the first signal as a digital code using an output signal of the phase frequency detector and the second signal.
    Type: Application
    Filed: November 30, 2009
    Publication date: June 3, 2010
    Applicants: SAMSUNG ELECTRONICS CO., LTD., SEOUL NATIONAL UNIVERSITY R&DB FOUNDATION
    Inventors: Do-hwan OH, Kyo-Jin CHOO, Deog-Kyoon JEONG
  • Publication number: 20090313410
    Abstract: A bus system includes a plurality of stubs; a plurality of connectors, each of which is serially coupled between a corresponding one of the stubs and a corresponding one of memory modules; a plurality of first serial loads, each of which is serially coupled to a corresponding one of the connectors; and a plurality of second serial loads, each of which is serially coupled to characteristic impedance of a transmission line of a corresponding one of the stubs, wherein the first and the second serial loads are determined to be impedance matched at each transmission line terminal of the stubs.
    Type: Application
    Filed: June 3, 2009
    Publication date: December 17, 2009
    Inventors: Deog-Kyoon JEONG, Suhwan KIM, Woo-Yeol SHIN, Dong-Hyuk LIM, Ic-Su OH
  • Patent number: 7627044
    Abstract: A battery powered computing device has a channel configured as a single direct current balanced differential channel. A signal transmitter is connected to the channel. The signal transmitter is configured to apply clock edge modulated signals to the channel, where the clock edge modulated signals include direct current balancing control signals. A signal receiver is connected to the channel. The signal receiver is configured to recover the direct current balancing control signals.
    Type: Grant
    Filed: October 31, 2005
    Date of Patent: December 1, 2009
    Assignee: Silicon Image, Inc.
    Inventors: Gyudong Kim, Won Jun Choe, Deog-Kyoon Jeong, Jaeha Kim, Bong-Joon Lee, Min-Kyu Kim
  • Patent number: 7602253
    Abstract: In some embodiments, a chip includes first and second sub phase lock loops (sub-PLLs) including first and second voltage controlled oscillators (VCOs) to provide first and second VCO output signals and first and second feedforward divider circuits to divide first and second frequencies of the first and second VCO output signals by first and second division factors. The chip also includes phase locked loop control circuitry to select the first and second division factors. Other embodiments are described and claimed.
    Type: Grant
    Filed: December 11, 2006
    Date of Patent: October 13, 2009
    Assignee: Silicon Image, Inc.
    Inventors: Jaeha Kim, Deog-Kyoon Jeong
  • Publication number: 20090219739
    Abstract: A range-matching cell (RMC) includes bit lines (BL); a word line (WL); a match line (ML); search lines (SL); a memory cell (100); a first comparator (110) connected to the memory cell; a second comparator (120) connected to the first comparator, a ground voltage and a predetermined voltage. The comparators conduct a comparing operation in responsive to operator data. Instead of the conventional TCAMs employing 0, 1, and X (don't care) bit, a CAM utilizing the RMC can conduct a comparing operation with less memory by storing the operator data 0 and 1 in advance. Accordingly, memory-use efficiency can be increased.
    Type: Application
    Filed: September 15, 2006
    Publication date: September 3, 2009
    Applicants: SEOUL NATIONAL UNIVERSITY INDUSTRY FOUNDATION, GLONET SYSTEMS INC.
    Inventors: Young-Deok Kim, Deog-Kyoon Jeong
  • Patent number: 7551909
    Abstract: A dual current path voltage controlled oscillator exhibits both the seamless frequency acquisition and uniform VCO gain reduction while preserving an original operating range and phase locked loop characteristics. The present invention provides a quad-channel transceiver comprising a phase locked loop circuit including a voltage controlled oscillator used to generate a clock signal, a FIFO buffer used to store data to be transmitted, a frequency comparator for comparing a reference clock to the generated clock signal from the phase locked loop circuit; and a folded starved inverter circuit contained within the voltage controlled oscillator wherein the folded starved inverter provides two current paths. The dual current paths allow for simultaneous coarse and fine phase tracking. With this low jitter performance and wide operating range, the quad transceiver may be implemented in 0.18-?m CMOS technology, and shows 10?12 bit error rate up to speeds of 3 Gbps.
    Type: Grant
    Filed: August 29, 2003
    Date of Patent: June 23, 2009
    Assignee: Silicon Image, Inc.
    Inventors: Yongsam Moon, Young Soo Park, Deog-Kyoon Jeong
  • Patent number: 7519138
    Abstract: A data recovery system for a serial digital data link includes a data sampler, compare logic, a phase controller, and a phase shifter. The data sampler samples input data three times in a bit time which time is determined by clock pulses generated by the phase shifter, and recovers digital data according to a predetermined decision criterion. The compare logic compares the output of the data sampler according to a predetermined method. Phase controller uses the output of the compare logic and generates phase control signals. The phase shifter uses the phase control signals and makes three different phase clocks from input clock. The input clock can be an external clock, or can be recovered from the external clock or input data stream.
    Type: Grant
    Filed: December 20, 2007
    Date of Patent: April 14, 2009
    Assignee: Silicon Image, Inc.
    Inventors: Sang-Hyun Lee, Deog-Kyoon Jeong