Patents by Inventor Dong-Keun Kim

Dong-Keun Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140063926
    Abstract: A semiconductor apparatus includes: a sense amplifier unit enabled for a predetermined time during a read operation in response to a first read enable signal, enabled before a write operation in response to a second read enable signal, and disabled when the write operation is started, and a switch unit configured to connect a write driver and a memory unit during the write operation in response to a first select signal, connect the sense amplifier unit and the memory unit for the predetermined time during the read operation in response to a control signal, and disconnect the sense amplifier and the memory unit when the write operation is started.
    Type: Application
    Filed: January 8, 2013
    Publication date: March 6, 2014
    Applicant: SK HYNIX INC.
    Inventors: Hyun Joo LEE, Dong Keun KIM
  • Publication number: 20140050021
    Abstract: A semiconductor apparatus includes: a first bank group comprising a plurality of first banks; a second bank group comprising a plurality of second banks arranged adjacent to the first bank group; a write operation controller arranged between the first and second bank groups so as to be adjacent to the first and second bank groups, and configured to control write operations of the first and second bank groups; and a read operation controller arranged adjacent to any one of the first and second bank groups and configured to control read operations of the first and second bank groups.
    Type: Application
    Filed: December 19, 2012
    Publication date: February 20, 2014
    Applicant: SK HYNIX INC.
    Inventor: Dong Keun KIM
  • Patent number: 8625362
    Abstract: A non-volatile memory device for measuring a read current of a unit cell is provided. The non-volatile memory device includes a unit cell configured to read or write data, a column switching unit configured to select the unit cell in response to a column selection signal, a sense amplifier controlled by a sense-amplifier enable signal, configured to sense and amplify data that is received from the unit cell through the column switching unit, a first latch unit configured to latch the sense-amplifier enable signal for a predetermined time when a test code signal received from an external part is activated, a column controller configured to output a latch control signal in response to a combination of a column switch-off signal and a column control signal, and a second latch unit configured to control whether or not the column selection signal is latched in response to an activation state of the latch control signal.
    Type: Grant
    Filed: December 28, 2010
    Date of Patent: January 7, 2014
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jung Hyuk Yoon, Dong Keun Kim
  • Publication number: 20130322164
    Abstract: The present invention relates to a semiconductor device, and more particularly, to a semiconductor memory device capable of supplying and measuring an electric current through a pad. The semiconductor device includes a memory cell, a data pad configured to receive data to be programmed into the memory cell or a write current to be supplied to the memory cell from an external device, and output data read out from the memory cell or a cell current flowing from the memory cell to the external device, and a path switching unit configured to set up a path so that the memory cell and the data pad are directly coupled when a test operation is performed.
    Type: Application
    Filed: August 21, 2012
    Publication date: December 5, 2013
    Applicant: SK HYNIX INC.
    Inventors: Sang Kug LYM, Dong Keun KIM
  • Publication number: 20130318403
    Abstract: An integrated circuit includes a processor core, a clock control circuit and a debugging circuit. The processor core processes target software. The clock control circuit determines whether an electrical connection exists between the processor core and an external debugger and generates a determination result. The clock control circuit generates an output clock signal based on the determination result. The external debugger performs a debugging operation for the target software. The output clock signal is selectively activated based on the determination result and an input clock signal. The debugging circuit provides information with respect to the debugging operation for the target software to the external debugger based on the output clock signal.
    Type: Application
    Filed: March 12, 2013
    Publication date: November 28, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-Keun Kim, Si-Young Kim
  • Patent number: 8592315
    Abstract: In an embodiment, a chemical mechanical polishing method for a substrate having a first layer and a stepped portion. A surface of the first layer is positioned above an upper face of the stepped portion. A polishing process for selectively removing the stepped portion is performed on the first layer by using a first slurry composition that has a self-stopping characteristic so that the first layer is changed into a second layer having a substantially flat surface. A second polishing process is performed using a second slurry composition that does not have the self-stopping characteristic, until the upper face of the stepped portion is exposed.
    Type: Grant
    Filed: February 24, 2010
    Date of Patent: November 26, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Keun Kim, Chung-Ki Min, Yong-Sun Ko, Kyung-Hyun Kim
  • Patent number: 8576619
    Abstract: A phase change random access memory (PCRAM) apparatus includes: a memory cell array including a plurality of phase change memory cells; and a firing control unit configured to provide a firing voltage for firing the plurality of phase change memory cells to a global bit line in response to an enable signal based on a test mode signal.
    Type: Grant
    Filed: August 27, 2011
    Date of Patent: November 5, 2013
    Assignee: SK Hynix Inc.
    Inventors: Jung Hyuk Yoon, Dong Keun Kim
  • Patent number: 8559256
    Abstract: A non-volatile memory device and a sensing method thereof are disclosed, which can sense multi-level data using resistance variation. The non-volatile memory device includes a cell array and a sensing unit. The cell array includes a plurality of unit cells where data is read out or written. The sensing unit compares a sensing voltage corresponding to data stored in the unit cell with a reference voltage, amplifies/outputs the compared result, measures a difference in discharge time where the sensing voltage is discharged in response to a resistance value of the unit cell during an activation period of a sensing enable signal after a bit line is precharged, and senses the data in response to the measured result.
    Type: Grant
    Filed: August 18, 2011
    Date of Patent: October 15, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventor: Dong Keun Kim
  • Publication number: 20130260903
    Abstract: An intermediate shaft of a vehicle steering apparatus can prevent foreign matter, for example, moisture, dust or oil, from being introduced into the intermediate shaft even from a process of transporting the intermediate shaft to assemble it to a vehicle, and even when the intermediate shaft is assembled to the vehicle and the vehicle is driven. As a result, it is possible to prevent a component of the intermediate shaft from being deformed or damaged.
    Type: Application
    Filed: March 29, 2013
    Publication date: October 3, 2013
    Applicant: MANDO CORPORATION
    Inventor: Dong Keun KIM
  • Patent number: 8531864
    Abstract: A nonvolatile semiconductor integrated circuit includes a memory cell array configured to include each of memory cells having a variable resistor; a current sensing unit configured to convert a current which depends on the variable resistor of a corresponding memory cell, into a sensing voltage; and a voltage control unit configured to receive the sensing voltage for a predetermined time in response to a sensing control signal, regulate the received sensing voltage, and provide a sensing output voltage.
    Type: Grant
    Filed: July 27, 2010
    Date of Patent: September 10, 2013
    Assignee: SK Hynix Inc.
    Inventor: Dong Keun Kim
  • Publication number: 20130229865
    Abstract: A semiconductor memory device substantially prevents a faulty operation from being generated in a read operation, and increases the operation reliability. The semiconductor memory device includes a cell array configured to include a memory element having a different resistance value in response to data, a sense-amp configured to sense and amplify the data, a global bit line configured to couple the sense-amp to a cell array, and a discharge unit configured to discharge the global bit line prior to execution of a read operation.
    Type: Application
    Filed: April 16, 2013
    Publication date: September 5, 2013
    Applicant: SK hynix Inc.
    Inventors: Ho Seok EM, Dong Keun KIM
  • Patent number: 8520423
    Abstract: A non-volatile memory device for performing a sensing operation using a current signal includes a cell array, a current-voltage converter, and a sense amplifier. The cell array includes at least one unit cell so as to read or write data. The current-voltage converter converts a sensing current corresponding to data stored in the unit cell into a sensing voltage, outputs the sensing voltage, receives a feedback input of the sensing voltage, and adjusts a level of a current applied to an input terminal of the sensing current in response to a level of the feedback input sensing voltage. The sense amplifier compares the sensing voltage with a predetermined reference voltage, and amplifies the result of comparison.
    Type: Grant
    Filed: December 7, 2010
    Date of Patent: August 27, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Hyun Joo Lee, Dong Keun Kim
  • Publication number: 20130198545
    Abstract: In a method of power control for a system-on-chip, output of at least one of a first wakeup request signal and a second wakeup request signal is controlled such that a time interval between the output of the first wakeup request signal and the output of the second wakeup request signal is greater than or equal to a time interval threshold. The first wakeup request signal and the second wakeup request signal are one of concurrent and consecutive wakeup request signals.
    Type: Application
    Filed: November 15, 2012
    Publication date: August 1, 2013
    Inventors: Jae-Gon LEE, Dong-Keun KIM, Si-Young KIM, Jung-Hun HEO
  • Publication number: 20130163348
    Abstract: A semiconductor device and a method for operating the same are provided relating to a nonvolatile memory device for sensing data using resistance change. The semiconductor device comprises a verification read control unit configured to sequentially output verification read data received from a sense amplifier into a global input/output line in response to a test signal, and a read data latch unit configured to store sequentially the verification read data received from the global input output line in response to a latch enable signal in activation of the test signal.
    Type: Application
    Filed: May 17, 2012
    Publication date: June 27, 2013
    Applicant: SK Hynix Inc.
    Inventors: Jung Hyuk YOON, Dong Keun KIM
  • Patent number: 8472241
    Abstract: A phase change random access memory device includes: a sense amplifier driving unit configured to compare an input voltage applied through an input signal line with a reference voltage and amplify an output signal in response to the comparison result; an input unit configured to receive an input signal from the input signal line and transmit the received signal to the sense amplifier driving unit; and a coupling prevention unit including a plurality of MOS transistors sharing a bulk bias, coupled between the sense amplifier driving unit and the input unit, and configured to control a sensing margin in response to a level of the input signal.
    Type: Grant
    Filed: August 25, 2011
    Date of Patent: June 25, 2013
    Assignee: SK Hynix Inc.
    Inventor: Dong Keun Kim
  • Publication number: 20130155765
    Abstract: A phase change memory device includes: a memory cell arranged at a region where a word line and a bit line cross each other; and a control logic including: a program control logic configured to control a program operation of the memory cell; a read control logic configured to control a read operation of the memory cell; and an operation complete signal transfer unit configured to adjust a transfer time point of an operation complete signal transferred between the program control logic and the read control logic.
    Type: Application
    Filed: August 22, 2012
    Publication date: June 20, 2013
    Applicant: SK HYNIX INC.
    Inventors: Sun Hyuck YON, Dong Keun KIM
  • Publication number: 20130147526
    Abstract: A system-on-chip includes a clock controller configured to decrease an operating frequency of at least one function block based on a change in an operating state of the at least one function block from an active state to an idle state. In a method of operating a system-on-chip including at least one function block, an operating frequency of the at least one function block is decreased based on a change in an operating state of the at least one function block from an active state to an idle state. The decreased operating frequency is greater than zero.
    Type: Application
    Filed: November 28, 2012
    Publication date: June 13, 2013
    Inventors: Dong Keun KIM, Sun Cheol KWON, Si Young KIM, Jae Gon LEE, Jung Hun HEO
  • Patent number: 8441845
    Abstract: A semiconductor memory device substantially prevents a faulty operation from being generated in a read operation, and increases the operation reliability. The semiconductor memory device includes a cell array configured to include a memory element having a different resistance value in response to data, a sense-amp configured to sense and amplify the data, a global bit line configured to couple the sense-amp to a cell array, and a discharge unit configured to discharge the global bit line prior to execution of a read operation.
    Type: Grant
    Filed: June 30, 2010
    Date of Patent: May 14, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Ho Seok Em, Dong Keun Kim
  • Patent number: 8385111
    Abstract: A semiconductor memory apparatus includes a plurality of unit cell arrays having a plurality of word lines which are disposed in a row direction and a plurality of global bit lines which are disposed in a column direction; a row decoder configured to activate at least two word lines among the plurality of word lines in response to a row address which designates one word line; a global column switch block configured to select two different global bit lines among the plurality of global bit lines in response to column control signals; and a column decoder configured to generate the column control signals in response to a column address.
    Type: Grant
    Filed: July 27, 2010
    Date of Patent: February 26, 2013
    Assignee: SK Hynix Inc.
    Inventor: Dong Keun Kim
  • Patent number: 8374024
    Abstract: A semiconductor memory apparatus includes a memory cell, a data transfer unit configured to adjust an access to the memory cell according to a voltage level of a selection signal, a selection signal output unit configured to output the selection signal having a first control voltage level in a data write mode and a second control voltage level in a data read mode. A data detection unit may also be configured to detect a voltage formed by a sensing current supplied to the memory cell through the data transfer unit in the data read mode, and output read data according to the detection result, wherein the second control voltage level is lower than the first control voltage level.
    Type: Grant
    Filed: December 31, 2010
    Date of Patent: February 12, 2013
    Assignee: SK Hynix Inc.
    Inventors: Tae Hun Yoon, Dong Keun Kim