Patents by Inventor Eduardo Maayan

Eduardo Maayan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10304545
    Abstract: Disclosed is a non-volatile memory (NVM) device including an array of NVM cells segmented into at least a first sector and a second sector and at least one sensing circuit to sense a state of a target NVM cell in the first sector using a reference current of the second sector received from at least a dynamic reference cell.
    Type: Grant
    Filed: June 1, 2018
    Date of Patent: May 28, 2019
    Assignee: Cypress Semiconductor Corporation
    Inventors: Eduardo Maayan, Yoram Betser, Alexander Kushnarenko
  • Publication number: 20190035477
    Abstract: Disclosed is a non-volatile memory (NVM) device including an array of NVM cells segmented into at least a first sector and a second sector and at least one sensing circuit to sense a state of a target NVM cell in the first sector using a reference current of the second sector received from at least a dynamic reference cell.
    Type: Application
    Filed: June 1, 2018
    Publication date: January 31, 2019
    Applicant: Cypress Semiconductor Corporation
    Inventors: Eduardo Maayan, Yoram Betser, Alexander Kushnarenko
  • Patent number: 9991001
    Abstract: Disclosed is a non-volatile memory (NVM) device including an array of NVM cells segmented into at least a first sector and a second sector and at least one sensing circuit to sense a state of a target NVM cell in the first sector using a reference current of the second sector received from at least a dynamic reference cell.
    Type: Grant
    Filed: May 22, 2014
    Date of Patent: June 5, 2018
    Assignee: Cypress Semiconductor Corporation
    Inventors: Eduardo Maayan, Yoram Betser, Alexander Kushnarenko
  • Publication number: 20150340098
    Abstract: Disclosed is a non-volatile memory (NVM) device including an array of NVM cells segmented into at least a first sector and a second sector and at least one sensing circuit to sense a state of a target NVM cell in the first sector using a reference current of the second sector received from at least a dynamic reference cell.
    Type: Application
    Filed: May 22, 2014
    Publication date: November 26, 2015
    Applicant: Spansion LLC
    Inventors: Eduardo Maayan, Yoram Betser, Alexander Kushnarenko
  • Patent number: 8971129
    Abstract: A method includes minimizing current leaking through a virtual ground pipe during access of NROM memory cells. The minimizing includes operating two neighboring memory cells generally together, which includes connecting an operation voltage to a shared local bit line of the two neighboring memory cells and connecting the external local bit lines of two neighboring memory cells to a receiving unit, such as a ground supply or two sense amplifiers. Also included is an array performing the method.
    Type: Grant
    Filed: March 18, 2013
    Date of Patent: March 3, 2015
    Assignee: Spansion Israel Ltd
    Inventor: Eduardo Maayan
  • Patent number: 8400841
    Abstract: A method includes minimizing current leaking through a virtual ground pipe during access of NROM memory cells. The minimizing includes operating two neighboring memory cells generally together, which includes connecting an operation voltage to a shared local bit line of the two neighboring memory cells and connecting the external local bit lines of two neighboring memory cells to a receiving unit, such as a ground supply or two sense amplifiers. Also included is an array performing the method.
    Type: Grant
    Filed: June 15, 2005
    Date of Patent: March 19, 2013
    Assignee: Spansion Israel Ltd.
    Inventor: Eduardo Maayan
  • Patent number: 8264884
    Abstract: The present invention includes methods, circuits and systems for reading non-volatile memory (“NVM”) cells, including multi-level NVM cells. According to some embodiments of the present invention, there may be provided a NVM cell threshold voltage detection circuit adapted to detect an approximate threshold voltage associated with a charge storage region of a NVM cell, where the NVM cell may be a single or a multi-charge storage region cell. A decoder circuit may be adapted to decode and/or indicate the logical state of a NVM cell charge storage region by mapping or converting a detected approximate threshold voltage of the charge storage region into a logical state value.
    Type: Grant
    Filed: September 16, 2007
    Date of Patent: September 11, 2012
    Assignee: Spansion Israel Ltd
    Inventors: Ilan Bloom, Eduardo Maayan
  • Patent number: 7864612
    Abstract: A method for reading a bit of a memory cell in a non-volatile memory (NVM) cell array, the method comprising providing a memory cell comprising a bit to be read and at least one other bit not to be read, and reading the bit to be read with respect to a multi-bit reference cell, the reference cell comprising a first bit at a first non-ground programmed state and a second bit at a second non-ground programmed state. Compared with the prior art, the present invention may enable achieving an improved sensing accuracy together with improved read disturb immunity.
    Type: Grant
    Filed: November 24, 2008
    Date of Patent: January 4, 2011
    Assignee: Spansion Israel Ltd
    Inventors: Eli Lusky, Boaz Eitan, Guy Cohen, Eduardo Maayan
  • Patent number: 7755938
    Abstract: Disclosed is a method of reducing the neighbor effect while reading data in a non-volatile memory array. The method includes sensing adjacent memory cells. The sensing of the two adjacent cells is performed substantially simultaneously and through at least a partially shared sensing path.
    Type: Grant
    Filed: April 19, 2004
    Date of Patent: July 13, 2010
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Shahar Atir, Oleg Dadashev, Yair Sofer, Eduardo Maayan
  • Patent number: 7738304
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: October 11, 2005
    Date of Patent: June 15, 2010
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Patent number: 7701779
    Abstract: A method for programming one or more reference cells is described. The reference cell is programmed a predetermined amount, its program state is sensed relative to a prescribed cell on the same die (e.g., a memory cell or a golden bit cell), and the programming process continues until the reference cell fails a preselected read operation. In one preferred embodiment, the memory cell used during the reference cell programming process is the cell in the memory array having the highest native threshold value. In another preferred embodiment, the memory cell used during the reference cell programming process is a native cell that is on-board the die containing the memory array, but not a cell within the memory array.
    Type: Grant
    Filed: September 11, 2006
    Date of Patent: April 20, 2010
    Assignee: Sajfun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan, Ameet Lann
  • Publication number: 20090323423
    Abstract: The present invention includes methods, circuits and systems for reading non-volatile memory (“NVM”) cells, including multi-level NVM cells. According to some embodiments of the present invention, there may be provided a NVM cell threshold voltage detection circuit adapted to detect an approximate threshold voltage associated with a charge storage region of a NVM cell, where the NVM cell may be a single or a multi-charge storage region cell. A decoder circuit may be adapted to decode and/or indicate the logical state of a NVM cell charge storage region by mapping or converting a detected approximate threshold voltage of the charge storage region into a logical state value.
    Type: Application
    Filed: September 16, 2007
    Publication date: December 31, 2009
    Inventors: Ilan Bloom, Eduardo Maayan
  • Patent number: 7599227
    Abstract: Methods for minimizing current consumption in a memory array during programming of non-volatile memory cells, such as NROM cells, in the array include: programming a cell without having a direct current flowing from a positive supply to ground through the array, programming a plurality of cells with programming pulses without discharging a global bit line carrying a programming voltage between programming pulses, and programming a cell with transient currents.
    Type: Grant
    Filed: April 14, 2008
    Date of Patent: October 6, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventor: Eduardo Maayan
  • Publication number: 20090231915
    Abstract: A method for reading a bit of a memory cell in a non-volatile memory (NVM) cell array, the method comprising providing a memory cell comprising a bit to be read and at least one other bit not to be read, and reading the bit to be read with respect to a multi-bit reference cell, the reference cell comprising a first bit at a first non-ground programmed state and a second bit at a second non-ground programmed state. Compared with the prior art, the present invention may enable achieving an improved sensing accuracy together with improved read disturb immunity.
    Type: Application
    Filed: November 24, 2008
    Publication date: September 17, 2009
    Inventors: Eli Lusky, Boaz Eitan, Guy Cohen, Eduardo Maayan
  • Patent number: 7573745
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: August 11, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20090129166
    Abstract: Disclosed is a method, circuit and system for evaluating the status of a data storage area in a non-volatile memory cell within a non-volatile memory cell array. According to some embodiments of the present invention, leakage current in at least one other cell in proximity with the cell being evaluated is suppressed. Leakage current suppression may be achieved by applying a suppression voltage to the word of the cell(s) whose leakage current(s) are to be suppressed.
    Type: Application
    Filed: November 15, 2007
    Publication date: May 21, 2009
    Inventors: Eduardo Maayan, Ilan Bloom
  • Patent number: 7535765
    Abstract: A non-volatile device and method of operating the device including changing a read reference level for reading a group of memory cells as a function of changes in a threshold voltage distribution of a different group of memory cells. The changing step may include determining a history read reference level of a history cell associated with a group of memory cells of a non-volatile memory cell array and comparing sensed logical state distributions with stored logical state distributions.
    Type: Grant
    Filed: July 10, 2007
    Date of Patent: May 19, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventor: Eduardo Maayan
  • Patent number: 7532529
    Abstract: A method for sensing a signal received from an array cell within a memory array, the method comprising the steps of generating an analog voltage Vddr proportional to a current of a selected array cell of the memory array, and comparing the analog voltage Vddr with a reference analog voltage Vcomp to generate an output digital signal. A method is also provided for sensing a memory cell by transforming a signal from a memory cell to a time delay, and sensing the memory cell by comparing the time delay to a time delay of a reference cell. Related apparatus is also disclosed.
    Type: Grant
    Filed: August 14, 2006
    Date of Patent: May 12, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Oleg Dadashev, Yoram Betser, Eduardo Maayan
  • Patent number: 7518908
    Abstract: A method for operating an electrically erasable programmable read only memory (EEPROM) array includes providing an array including a multiplicity of memory cells, wherein each memory cell is connected to a word line and to two bit lines, selecting one of the memory cells, and erasing a bit of the selected memory cell while applying an inhibit word line voltage to a gate of an unselected memory cell. An EEPROM array is also described, the array including a multiplicity of NROM memory cells, wherein each memory cell is connected to a word line and to two bit lines, and wherein each NROM cell is individually erasable and individually programmable without significantly disturbing unselected cells.
    Type: Grant
    Filed: May 28, 2002
    Date of Patent: April 14, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Ron Eliyahu, Boaz Eitan
  • Patent number: 7512009
    Abstract: A method for programming one or more reference cells is described. The reference cell is programmed a predetermined amount, its program state is sensed relative to a prescribed cell on the same die (e.g., a memory cell or a golden bit cell), and the programming process continues until the reference cell fails a preselected read operation. In one preferred embodiment, the memory cell used during the reference cell programming process is the cell in the memory array having the highest native threshold value. In another preferred embodiment, the memory cell used during the reference cell programming process is a native cell that is on-board the die containing the memory array, but not a cell within the memory array.
    Type: Grant
    Filed: April 27, 2006
    Date of Patent: March 31, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Ron Eliyahu, Ameet Lann, Boaz Eitan