Patents by Inventor Eduardo Maayan

Eduardo Maayan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060285402
    Abstract: A method for sensing a signal received from an array cell within a memory array, the method comprising the steps of generating an analog voltage Vddr proportional to a current of a selected array cell of the memory array, and comparing the analog voltage Vddr with a reference analog voltage Vcomp to generate an output digital signal. A method is also provided for sensing a memory cell by transforming a signal from a memory cell to a time delay, and sensing the memory cell by comparing the time delay to a time delay of a reference cell. Related apparatus is also disclosed.
    Type: Application
    Filed: August 14, 2006
    Publication date: December 21, 2006
    Applicant: SAIFUN SEMICONDUCTORS LTD.
    Inventors: Oleg Dadashev, Yoram Betser, Eduardo Maayan
  • Publication number: 20060285408
    Abstract: The present invention consists of a method and system for compensating, over time and over an operating temperature range, for margin loss in a non-volatile memory (“NVM”) cell, which method comprises selection of a reference level based on temperature readings obtained from a temperature sensing element that is thermally coupled, directly or indirectly, to the NVM cell. The reference level may be selected from a group consisting of references levels of various types, or it may be obtained by adjusting the output of a single reference based on the temperature reading(s), or it may be obtained by utilizing pre-stored conversion data, which conversion data associates a given temperature reading with a corresponding temperature range that is, in turn, associated with a corresponding reference level. A pool of likewise reference cells may be provided, and the reference level may be selected from this pool, based on its association to the temperature reading.
    Type: Application
    Filed: June 17, 2005
    Publication date: December 21, 2006
    Applicant: Saifun Semiconductors, Ltd.
    Inventors: Yoram Betser, Yair Sofer, Eduardo Maayan
  • Patent number: 7148739
    Abstract: A charge pump stage comprising a pulse train which injects energy into a gate of a charge transfer transistor of the charge pump stage, wherein a modified output of the pulse train is input to a bulk of the charge transfer transistor such that a bulk voltage of the charge transfer transistor is raised to a level not greater than the minimum of a source voltage and a drain voltage of that charge transfer transistor. A method for operating the charge pump stage is also disclosed.
    Type: Grant
    Filed: December 19, 2002
    Date of Patent: December 12, 2006
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Joseph S. Shor, Eduardo Maayan
  • Publication number: 20060268621
    Abstract: A method for programming one or more reference cells is described. The reference cell is programmed a predetermined amount, its program state is sensed relative to a prescribed cell on the same die (e.g., a memory cell or a golden bit cell), and the programming process continues until the reference cell fails a preselected read operation. In one preferred embodiment, the memory cell used during the reference cell programming process is the cell in the memory array having the highest native threshold value. In another preferred embodiment, the memory cell used during the reference cell programming process is a native cell that is on-board the die containing the memory array, but not a cell within the memory array.
    Type: Application
    Filed: April 27, 2006
    Publication date: November 30, 2006
    Applicant: Saifun Semiconductors, Ltd.
    Inventors: Eduardo Maayan, Ron Eliyahu, Ameet Lann, Boaz Eitan
  • Patent number: 7095655
    Abstract: A method for operating a non-volatile memory cell device, the method including providing an array of memory array cells connected to word lines and local bit lines, the local bit lines being connected to global bit lines via select transistors, the array being divided into isolated sectors, providing a sense amplifier operative to sense the memory array cells via a sensing path that includes at least one of the local bit lines, at least one of the select transistors, at least one accessed global bit line, and a YMUX, providing a reference cell located in a reference mini-array, the reference cell being connected to the YMUX and being connected to the sense amplifier via another sensing path, driving both the memory array cells and the reference cells with a common bit line (BL) driver connected to the memory array cells and the reference cells via the YMUX through accessed global bit lines, and matching the sensing path of the memory array cell and the sensing path of the reference cell to the sense amplifier
    Type: Grant
    Filed: August 12, 2004
    Date of Patent: August 22, 2006
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Yoram Betser, Eduardo Maayan, Yair Sofer
  • Publication number: 20060152975
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Application
    Filed: October 11, 2005
    Publication date: July 13, 2006
    Inventors: Eduardo Maayan, Boaz Eitan
  • Patent number: 7064983
    Abstract: A method for programming one or more reference cells is described. The reference cell is programmed a predetermined amount, its program state is sensed relative to a prescribed cell on the same die (e.g., a memory cell or a golden bit cell), and the programming process continues until the reference cell fails a preselected read operation. In one preferred embodiment, the memory cell used during the reference cell programming process is the cell in the memory array having the highest native threshold value. In another preferred embodiment, the memory cell used during the reference cell programming process is a native cell that is on-board the die containing the memory array, but not a cell within the memory array.
    Type: Grant
    Filed: June 5, 2003
    Date of Patent: June 20, 2006
    Assignee: Saifum Semiconductors Ltd.
    Inventors: Eduardo Maayan, Ron Eliyahu, Ameet Lann, Boaz Eitan
  • Publication number: 20060126382
    Abstract: A method includes changing a read reference level for reading a group of memory cells as a function of changes in a threshold voltage distribution of a different group of memory cells. The changing step includes determining a history read reference level for correct reading of at least one history cell, selecting a memory read reference level according to the first read reference level, and reading non-volatile memory array cells associated with the at least one history cell using the memory read reference level.
    Type: Application
    Filed: December 9, 2004
    Publication date: June 15, 2006
    Inventors: Eduardo Maayan, Guy Cohen, Boaz Eitan
  • Patent number: 7062619
    Abstract: A mass storage device comprising at least one array of memory cells, at least one data path unit in communication with the at least one array, the at least one data path unit comprising a master buffer, and a main data bus adapted to transfer data between the at least one data path unit and an input/output (I/O) unit via a buffer interface unit (BIF) comprising a plurality of slave buffers, the main data bus being further adapted to support at least one of a download and upload of data between the main data bus and the I/O unit, during simultaneous performance of an internal operation between the main data bus and the at least one array, the internal operation comprising at least one of a read, program and erase operation. Methods for operating the mass storage device are also disclosed.
    Type: Grant
    Filed: August 5, 2002
    Date of Patent: June 13, 2006
    Assignee: Saifun Semiconductor Ltd.
    Inventors: Ran Dvir, Zeev Cohen, Eduardo Maayan
  • Publication number: 20060034122
    Abstract: A method for operating a non-volatile memory cell device, the method including providing an array of memory array cells connected to word lines and local bit lines, the local bit lines being connected to global bit lines via select transistors, the array being divided into isolated sectors, providing a sense amplifier operative to sense the memory array cells via a sensing path that includes at least one of the local bit lines, at least one of the select transistors, at least one accessed global bit line, and a YMUX, providing a reference cell located in a reference mini-array, the reference cell being connected to the YMUX and being connected to the sense amplifier via another sensing path, driving both the memory array cells and the reference cells with a common bit line (BL) driver connected to the memory array cells and the reference cells via the YMUX through accessed global bit lines, and matching the sensing path of the memory array cell and the sensing path of the reference cell to the sense amplifier
    Type: Application
    Filed: August 12, 2004
    Publication date: February 16, 2006
    Inventors: Yoram Betser, Eduardo Maayan, Yair Sofer
  • Publication number: 20050276118
    Abstract: Methods for minimizing current consumption in a memory array during programming of non-volatile memory cells, such as NROM cells, in the array include: programming a cell without having a direct current flowing from a positive supply to ground through the array, programming a plurality of cells with programming pulses without discharging a global bit line carrying a programming voltage between programming pulses, and programming a cell with transient currents.
    Type: Application
    Filed: June 10, 2004
    Publication date: December 15, 2005
    Inventor: Eduardo Maayan
  • Patent number: 6975536
    Abstract: Apparatus including a virtual ground array, which includes memory cells connected in rows and columns to word lines and bit lines, respectively. The virtual ground array includes at least one block of data, and peripheral circuitry adapted to simultaneously access a plurality of subsets of the at least one block of data stored in the memory cells along at least one word line. Methods for operating the virtual ground array in a mass storage device include simultaneously accessing a plurality of subsets of at least one block of data stored in the memory cells along at least one word line.
    Type: Grant
    Filed: August 5, 2002
    Date of Patent: December 13, 2005
    Assignees: Saifun Semiconductors Ltd., Infineon Technologies Flash Ltd.
    Inventors: Eduardo Maayan, Ran Dvir, Zeev Cohen
  • Publication number: 20050269619
    Abstract: A capacitor including a first active layer capacitively coupled to a second active layer, the second active layer being capacitively coupled to a third layer, the third layer being capacitively coupled to a fourth layer, wherein an anode of the capacitor is connected to one of the first and second active layers, and a cathode of the capacitor is connected to the other one of the first and second active layers, and wherein the third layer is left floating. The fourth layer may be connected to a supply voltage, such as but not limited to, ground.
    Type: Application
    Filed: June 8, 2004
    Publication date: December 8, 2005
    Inventors: Joseph Shor, Eduardo Maayan, Yoram Betser
  • Publication number: 20050232024
    Abstract: There is provided in accordance with embodiments of the present invention a method of reducing the neighbor effect in reading data in a non-volatile memory array by sensing adjacent memory cells in a virtual ground array of memory cells comprising sensing substantially simultaneously a state of adjacent memory cells, wherein a bit stored in a charge trapping region of each cell of the adjacent memory cells is in an identical state.
    Type: Application
    Filed: April 19, 2004
    Publication date: October 20, 2005
    Inventors: Shahar Atir, Oleg Dadashev, Yair Sofer, Eduardo Maayan
  • Patent number: 6954382
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: October 11, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Patent number: 6928527
    Abstract: A method for operating a memory device, the method comprising marking a portion of a memory device associated with a group of bits comprising at least one bit upon which an operation is to be performed, and operating on the group of bits and skipping operating on at least one unmarked portion of the memory device in an operation cycle of the memory device. A random access memory (RAM) device is also disclosed comprising a plurality of addresses for storing therein data, and at least one address pointer for at least one of the addresses in the RAM device.
    Type: Grant
    Filed: August 5, 2002
    Date of Patent: August 9, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Zeev Cohen, Ran Dvir, Eduardo Maayan
  • Patent number: 6917544
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: July 10, 2002
    Date of Patent: July 12, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20050117395
    Abstract: A method and a system for operating bits of memory cells in a memory array, the method including applying a first operating pulse to a terminal of a first cell, the first operating pulse is intended to place the first cell into a predefined state; and applying a second operating pulse to a terminal of a second cell in the set, the second operating pulse is intended to place the second cell to the predefined state, and the pulse characteristics of the second operating pulse are a function of the response of the first cell to the first operating pulse.
    Type: Application
    Filed: January 6, 2005
    Publication date: June 2, 2005
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20050117444
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Application
    Filed: December 30, 2004
    Publication date: June 2, 2005
    Inventors: Eduardo Maayan, Boaz Eitan
  • Patent number: 6885585
    Abstract: A NOR array includes a first plurality of word lines, a second plurality of bit lines and a third plurality of common lines. Each word line connects to the gates of a row of nitride read only memory (NROM) cells. Each bit line connects to one diffusion area of each NROM cell in a column of the NROM cells and each common line connects to the other diffusion areas of each NROM cell in a row of the NROM cells.
    Type: Grant
    Filed: December 20, 2001
    Date of Patent: April 26, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan