Patents by Inventor Florin Udrea

Florin Udrea has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170074815
    Abstract: It is disclosed herein a semiconductor device and a method of manufacturing the semiconductor device. The semiconductor device is made using partly CMOS or CMOS based processing steps, and it includes a semiconductor substrate, a dielectric region over the semiconductor substrate, a heater within the dielectric region and a patterned layer of noble metal above the dielectric region. The method includes the deposition of a photoresist material over the dielectric region, and patterning the photo-resist material to form a patterned region over the dielectric region. The steps of depositing the photo-resist material and patterning the photo-resist material may be performed in sequence using similar photolithography and etching steps to those used in a CMOS process. The resulting semiconductor device is then subjected to further processing steps which ensure that a dielectric membrane and a metal structure within the membrane are formed in the patterned region over the dielectric region.
    Type: Application
    Filed: February 27, 2015
    Publication date: March 16, 2017
    Inventors: Florin UDREA, Syed Zeeshan ALI, Julian GARDNER
  • Patent number: 9543305
    Abstract: A RC power semiconductor is provided which comprises a plurality of diode cells and a plurality of GCT cells. Each GCT cell comprises a first cathode layer with at least three cathode layer regions, which are separated from each other by a base layer. In orthogonal projection onto a plane parallel to the first main side each one of the cathode layer regions is strip-shaped and a width (w, w?), wherein the diode cells alternate with the GCT cells in a lateral direction in at least a mixed part, wherein in each GCT cell, the width (w?) of each one of the two outer cathode layer regions next to a diode cell neighboring to that GCT cell is less than the width (w) of any intermediate cathode layer region between the two outer cathode layer regions in that GCT cell.
    Type: Grant
    Filed: March 23, 2016
    Date of Patent: January 10, 2017
    Assignee: ABB SCHWEIZ AG
    Inventors: Neophythos Lophitis, Florin Udrea, Umamaheswara Vemulapati, Lulian Nistor, Martin Arnold, Jan Vobecky, Munaf Rahimo
  • Publication number: 20160300904
    Abstract: A termination region of an IGBT is described, in which surface p-rings are combined with oxide/polysilicon-filled trenches, buried p-rings and surface field plates, so as to obtain an improved distribution of potential field lines in the termination region. The combination of surface ring termination and deep ring termination offers a significant reduction in the amount silicon area which is required for the termination region.
    Type: Application
    Filed: June 16, 2016
    Publication date: October 13, 2016
    Inventors: Marina Antoniou, Florin Udrea, Iulian Nistor, Munaf Rahimo, Chiara Corvasce
  • Publication number: 20160284708
    Abstract: A RC power semiconductor is provided which comprises a plurality of diode cells and a plurality of GCT cells. Each GCT cell comprises a first cathode layer with at least three cathode layer regions, which are separated from each other by a base layer. In orthogonal projection onto a plane parallel to the first main side each one of the cathode layer regions is strip-shaped and a width (w, w?), wherein the diode cells alternate with the GCT cells in a lateral direction in at least a mixed part, wherein in each GCT cell, the width (w?) of each one of the two outer cathode layer regions next to a diode cell neighbouring to that GCT cell is less than the width (w) of any intermediate cathode layer region between the two outer cathode layer regions in that GCT cell.
    Type: Application
    Filed: March 23, 2016
    Publication date: September 29, 2016
    Inventors: Neophythos Lophitis, Florin Udrea, Umamaheswara Vemulapati, lulian Nistor, Martin Arnold, Jan Vobecky, Munaf Rahimo
  • Publication number: 20160260799
    Abstract: There are disclosed herein implementations of an insulated-gate bipolar transistor (IGBT) having an inter-trench superjunction structure. Such an IGBT includes a drift region having a first conductivity type situated over a collector having a second conductivity type. The IGBT also includes first and second gate trenches extending through a base having the second conductivity type into the drift region, the first and second gate trenches each being bordered by an emitter diffusion having the first conductivity type. In addition, the IGBT includes an inter-trench superjunction structure situated in the drift region between the first and second gate trenches.
    Type: Application
    Filed: December 31, 2015
    Publication date: September 8, 2016
    Inventors: Florin Udrea, Alice Pei-Shan Hsieh, Gianluca Camuso, Chiu Ng, Yi Tang, Rajeev Krishna Vytla
  • Publication number: 20160260823
    Abstract: There are disclosed herein various implementations of a bipolar semiconductor device having a deep charge-balanced structure. Such a device includes a drift region having a first conductivity type situated over an anode layer having a second conductivity type. The device also includes a control trench extending through an inversion region having the second conductivity type into the drift region, and bordered by a cathode diffusion having the first conductivity type. In addition, the device includes a deep sub-trench structure situated under the control trench. The deep sub-trench structure includes one or more first conductivity regions having the first conductivity type and one or more second conductivity region having the second conductivity type, the one or more first conductivity regions and the one or more second conductivity regions configured to substantially charge-balance the deep sub-trench structure.
    Type: Application
    Filed: December 31, 2015
    Publication date: September 8, 2016
    Inventors: Florin Udrea, Alice Pei-Shan Hsieh, Gianluca Camuso, Chiu Ng, Yi Tang, Rajeev Krishna Vytla
  • Publication number: 20160260824
    Abstract: There are disclosed herein various implementations of a bipolar semiconductor device having a charge-balanced inter-trench structure. Such a device includes a drift region having a first conductivity type situated over an anode layer having a second conductivity type. The device also includes first and second control trenches extending through an inversion region having the second conductivity type into the drift region, each of the first and second control trenches being bordered by a cathode diffusion having the first conductivity type. In addition, the device includes an inter-trench structure situated in the drift region between the first and second control trenches.
    Type: Application
    Filed: December 31, 2015
    Publication date: September 8, 2016
    Inventors: Florin Udrea, Alice Pei-Shan Hsieh, Gianluca Camuso, Chiu Ng, Yi Tang, Rajeev Krishna Vytla
  • Publication number: 20160260825
    Abstract: There are disclosed herein various implementations of an insulated-gate bipolar transistor (IGBT) having a deep superjunction structure. Such an IGBT includes a drift region having a first conductivity type situated over a collector having a second conductivity type. The IGBT also includes a gate trench extending through a base having the second conductivity type into the drift region. In addition, the IGBT includes a deep superjunction structure situated under the gate trench. The deep superjunction structure includes one or more first conductivity regions having the first conductivity type and two or more second conductivity region having the second conductivity type, the one or more first conductivity regions and the two or more second conductivity regions configured to substantially charge-balance the deep superjunction structure.
    Type: Application
    Filed: December 31, 2015
    Publication date: September 8, 2016
    Inventors: Florin Udrea, Alice Pei-Shan Hsieh, Gianluca Camuso, Chiu Ng, Yi Tang, Rajeev Krishna Vytla
  • Patent number: 9214604
    Abstract: An infra-red (IR) device comprising a dielectric membrane formed on a silicon substrate comprising an etched portion; and at least one patterned layer formed within or on the dielectric membrane for controlling IR emission or IR absorption of the IR device, wherein the at least one patterned layer comprises laterally spaced structures.
    Type: Grant
    Filed: June 10, 2014
    Date of Patent: December 15, 2015
    Assignee: Cambridge CMOS Sensors Limited
    Inventors: Syed Zeeshan Ali, Florin Udrea, Julian Gardner, Richard Henry Hooper, Andrea De Luca, Mohamed Foysol Chowdhury, Ilie Poenaru
  • Patent number: 9080907
    Abstract: This invention relates to hot film shear stress sensors and their fabrication. We describe a hot film shear stress sensor comprising a silicon substrate supporting a membrane having a cavity underneath, said membrane bearing a film of metal and having electrical contacts for heating said film, and wherein said membrane comprises a silicon oxide membrane, where in said metal comprises aluminium or tungsten, and wherein said membrane has a protective layer of a silicon-based material over said film of metal. In preferred embodiments the sensor is fabricated by a CMOS process and the metal comprises aluminium or tungsten.
    Type: Grant
    Filed: October 24, 2008
    Date of Patent: July 14, 2015
    Assignee: Cambridge Enterprise Limited
    Inventors: Ibraheem Haneef, Howard P. Hodson, Robert Miller, Florin Udrea
  • Patent number: 8970016
    Abstract: A semiconductor device including a p or p+ doped portion and an n or n+ doped portion separated from the p or p+ doped portion by a semiconductor drift portion. The device further includes at least one termination portion provided adjacent to the drift portion. The at least one termination portion comprises a Super Junction structure.
    Type: Grant
    Filed: June 1, 2012
    Date of Patent: March 3, 2015
    Assignee: X-FAB Semiconductor Foundries AG
    Inventors: Marina Antoniou, Florin Udrea, Elizabeth Kho Ching Tee, Steven John Pilkington, Deb Kumar Pal, Alexander Dietrich Hölke
  • Patent number: 8928065
    Abstract: A termination structure for a power transistor includes a semiconductor substrate having an active region and a termination region. The substrate has a first type of conductivity. A termination trench is located in the termination region and extends from a boundary of the active region to within a certain distance of an edge of the semiconductor substrate. A doped region has a second type of conductivity disposed in the substrate below the termination trench. A MOS gate is formed on a sidewall adjacent the boundary. The doped region extends from below a portion of the MOS gate spaced apart from the boundary toward a remote sidewall of the termination trench. A termination structure oxide layer is formed on the termination trench and covers a portion of the MOS gate and extends toward the edge of the substrate. A first conductive layer is formed on a backside surface of the semiconductor substrate.
    Type: Grant
    Filed: October 21, 2010
    Date of Patent: January 6, 2015
    Assignee: Vishay General Semiconductor LLC
    Inventors: Chih-Wei Hsu, Florin Udrea, Yih-Yin Lin
  • Publication number: 20140357059
    Abstract: A semiconductor rectifier includes a semiconductor substrate having a first type of conductivity. A first layer, which is formed on the substrate, has the first type of conductivity and is more lightly doped than the substrate. A second layer having a second type of conductivity is formed on the substrate and a metal layer is disposed over the second layer. The second layer is lightly doped so that a Schottky contact is formed between the metal layer and the second layer. A first electrode is formed over the metal layer and a second electrode is formed on a backside of the substrate.
    Type: Application
    Filed: August 14, 2014
    Publication date: December 4, 2014
    Inventors: Chih-Wei Hsu, Florin Udrea, Yih-Yin Lin
  • Patent number: 8866252
    Abstract: We describe a RESURF semiconductor device having an n-drift region with a p-top layer and in which a MOS (Metal Oxide Semiconductor) channel of the device is formed within the p-top layer.
    Type: Grant
    Filed: September 15, 2011
    Date of Patent: October 21, 2014
    Assignee: Cambridge Semiconductor Limited
    Inventors: Tanya Trajkovic, Florin Udrea, Vasantha Pathirana, Nishad Udugampola
  • Patent number: 8859303
    Abstract: An IR source in the form of a micro-hotplate device including a CMOS metal layer made of at least one layer of embedded on a dielectric membrane supported by a silicon substrate. The device is formed in a CMOS process followed by a back etching step. The IR source also can be in the form of an array of small membranes —closely packed as a result of the use of the deep reactive ion etching technique and having better mechanical stability due to the small size of each membrane while maintaining the same total IR emission level. SOI technology can be used to allow high ambient temperature and allow the integration of a temperature sensor, preferably in the form of a diode or a bipolar transistor right below the IR source.
    Type: Grant
    Filed: May 8, 2012
    Date of Patent: October 14, 2014
    Assignee: Cambridge CMOS Sensors Ltd.
    Inventors: Florin Udrea, Julian Gardner, Syed Zeeshan Ali, Mohamed Foysol Chowdhury, Ilie Poenaru
  • Patent number: 8853770
    Abstract: A termination structure is provided for a power transistor. The termination structure includes a semiconductor substrate having an active region and a termination region. The substrate has a first type of conductivity. A termination trench is located in the termination region and extends from a boundary of the active region toward an edge of the semiconductor substrate. A doped region having a second type of conductivity is disposed in the substrate below the termination trench. A MOS gate is formed on a sidewall adjacent the boundary. The doped region extends from below a portion of the MOS gate spaced apart from the boundary toward the edge of the semiconductor substrate. A termination structure oxide layer is formed on the termination trench covering a portion of the MOS gate and extends toward the edge of the substrate.
    Type: Grant
    Filed: March 16, 2010
    Date of Patent: October 7, 2014
    Assignee: Vishay General Semiconductor LLC
    Inventors: Chih-Wei Hsu, Florin Udrea, Yih-Yin Lin
  • Publication number: 20140291704
    Abstract: An infra-red (IR) device comprising a dielectric membrane formed on a silicon substrate comprising an etched portion; and at least one patterned layer formed within or on the dielectric membrane for controlling IR emission or IR absorption of the IR device, wherein the at least one patterned layer comprises laterally spaced structures.
    Type: Application
    Filed: June 10, 2014
    Publication date: October 2, 2014
    Inventors: Syed Zeeshan ALI, Florin UDREA, Julian GARDNER, Richard Henry HOOPER, Andrea DE LUCA, Mohamed Foysol CHOWDHURY, Ilie POENARU
  • Patent number: 8816468
    Abstract: A semiconductor rectifier includes a semiconductor substrate having a first type of conductivity. A first layer, which is formed on the substrate, has the first type of conductivity and is more lightly doped than the substrate. A second layer having a second type of conductivity is formed on the substrate and a metal layer is disposed over the second layer. The second layer is lightly doped so that a Schottky contact is formed between the metal layer and the second layer. A first electrode is formed over the metal layer and a second electrode is formed on a backside of the substrate.
    Type: Grant
    Filed: August 31, 2011
    Date of Patent: August 26, 2014
    Assignee: Vishay General Semiconductor LLC
    Inventors: Chih-Wei Hsu, Florin Udrea, Yih-Yin Lin
  • Patent number: 8716794
    Abstract: The present invention relates to a semiconductor power device and power integrated circuits (ICs). The lateral SOI MOSFET in the present comprises a trench gate extended to the dielectric buried layer, one or multiple dielectric trenches in the drift region, and a buried gate in said dielectric trench. The permittivity of the dielectric in said dielectric trench is lower than that of said active layer. Firstly, said dielectric trench not only greatly improves breakdown voltage, but also reduces pitch size. Secondly, the trench gate widens the effective conductive region in the vertical direction. Thirdly, dual gates of said trench gate and buried gate increase channel and current densities. Thereby, specific on-resistance and the power loss are reduced. The device of the present invention has many advantages, such as high voltage, high speed, low power loss, low cost and ease of integration.
    Type: Grant
    Filed: August 10, 2010
    Date of Patent: May 6, 2014
    Assignee: University of Electronic Science and Technology of China
    Inventors: Xiaorong Luo, Florin Udrea
  • Publication number: 20130320511
    Abstract: A semiconductor device including a p or p+ doped portion and an n or n+ doped portion separated from the p or p+ doped portion by a semiconductor drift portion. The device further includes at least one termination portion provided adjacent to the drift portion. The at least one termination portion comprises a Super Junction structure.
    Type: Application
    Filed: June 1, 2012
    Publication date: December 5, 2013
    Applicant: X-FAB SEMICONDUCTOR FOUNDRIES AG
    Inventors: Elizabeth Kho Ching Tee, Alexander Dietrich Hölke, Steven John Pilkington, Deb Kumar Pal, Marina Antoniou, Florin Udrea