Patents by Inventor Florin Udrea

Florin Udrea has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110174799
    Abstract: A micro-hotplate is provided in the form of a device comprising a sensor and one or more resistive heaters within the micro-hotplate arranged to heat the sensor. Furthermore a controller is provided for applying a bidirectional drive current to at least one of the heaters to reduce electromigration. The controller also serves to drive the heater at a substantially constant temperature. Such an arrangement is advantageous over an arrangement in which a unidirectional DC drive current is applied to the heater. This is because the unidirectional drive current causes electromigration which results in an increase in resistance over time. This is undesirable because it can lead to failure of the micro-hotplate. In contrast, the application of the bidirectional current reduces electromigration and as a result there is insignificant change in the resistance of the heater over time and under high temperature.
    Type: Application
    Filed: January 21, 2010
    Publication date: July 21, 2011
    Inventors: Syed Zeeshan ALI, Florin Udrea, Julian William Gardner
  • Publication number: 20110156096
    Abstract: This invention generally relates to LIGBTs, ICs comprising an LIGBT and methods of forming an LIGBT, and more particularly to an LIGBT comprising a substrate region of first conductivity type and peak dopant concentration less than about 1×1017/cm3; a lateral drift region of a second, opposite conductivity type adjacent the substrate region and electrically coupled to said substrate region; a charge injection region of the first conductivity type to inject charge toward said lateral drift region; a gate to control flow of said charge in said lateral drift region; metal enriched adhesive below said substrate region; and an intermediate layer below said substrate region to substantially suppress charge injection into said substrate region from said metal enriched adhesive.
    Type: Application
    Filed: December 29, 2009
    Publication date: June 30, 2011
    Inventors: Florin Udrea, Vasantha Pathirana, Tanya Trajkovic, Nishad Udugampola
  • Patent number: 7968940
    Abstract: Double gate IGBT having both gates referred to a cathode in which a second gate is for controlling flow of hole current. In on-state, hole current can be largely suppressed. While during switching, hole current is allowed to flow through a second channel. Incorporating a depletion-mode p-channel MOSFET having a pre-formed hole channel that is turned ON when 0V or positive voltages below a specified threshold voltage are applied between second gate and cathode, negative voltages to the gate of p-channel are not used. Providing active control of holes amount that is collected in on-state by lowering base transport factor through increasing doping and width of n well or by reducing injection efficiency through decreasing doping of deep p well. Device includes at least anode, cathode, semiconductor substrate, n? drift region, first & second gates, n+ cathode region; p+ cathode short, deep p well, n well, and pre-formed hole channel.
    Type: Grant
    Filed: September 27, 2007
    Date of Patent: June 28, 2011
    Assignee: Anpec Electronics Corporation
    Inventor: Florin Udrea
  • Publication number: 20110057230
    Abstract: This invention generally relates to lateral insulated gate bipolar transistors (LIGBTs), for example in integrated circuits, methods of increasing switching speed of an LIGBT, a method of suppressing parasitic thyristor latch-up in a bulk silicon LIGBT, and methods of fabricating an LIGBT. In particular, a method of suppressing parasitic thyristor latch-up in a bulk silicon LIGBT comprises selecting a current gain ?v for a vertical transistor of a parasitic thyristor of the LIGBT such that in at least one predetermined mode of operation of the LIGBT ?v<1??p where ?p is a current gain of a parasitic bipolar transistor having a base-emitter junction formed by a Schottky contact between the a semiconductor surface and a metal enriched epoxy die attach.
    Type: Application
    Filed: December 29, 2009
    Publication date: March 10, 2011
    Inventors: Florin Udrea, Vasantha Pathirana, Tanya Trajkovic, Nishad Udugampola
  • Patent number: 7849727
    Abstract: A gas-sensing semiconductor device 1? is fabricated on a silicon substrate 2? having a thin silicon dioxide insulating layer 3? in which a resistive heater 6 made of doped single crystal silicon formed simultaneously with source and drain regions of CMOS circuitry is embedded. The device 1? includes a sensing area provided with a gas-sensitive layer 9? separated from the heater 6? by an insulating layer 4?. As one of the final fabrication steps, the substrate 2? is back-etched so as to form a thin membrane in the sensing area. The heater 6? has a generally circular-shaped structure surrounding a heat spreading plate 16?, and consists of two sets 20?, 21? of meandering resistors having arcuate portions nested within one another and interconnected in labyrinthine form.
    Type: Grant
    Filed: July 12, 2006
    Date of Patent: December 14, 2010
    Assignee: University of Warwick
    Inventors: Julian William Gardner, Florin Udrea, Takao Iwaki, James Anthony Covington
  • Publication number: 20100283514
    Abstract: In a reverse conducting semiconductor device, which forms a composition circuit, a positive voltage that is higher than a positive voltage of a collector electrode may be applied to an emitter electrode. In this case, in a region of the reverse conducting semiconductor device in which a return diode is formed, a body contact region functions as an anode, a drift contact region functions as a cathode, and current flows from the anode to the cathode. When a voltage having a lower electric potential than the collector electrode is applied to the trench gate electrode at that time, p-type carriers are generated within the cathode and a quantity of carriers increases within the return diode. As a result, a forward voltage drop of the return diode lowers, and constant loss of electric power can be reduced. Electric power loss can be reduced in a power supply device that uses such a composition circuit in which a switching element and the return diode are connected in reverse parallel.
    Type: Application
    Filed: August 28, 2008
    Publication date: November 11, 2010
    Inventors: Akitaka Soeno, Jun Saito, Gehan Anil Joseph Amaratunga, Florin Udrea
  • Patent number: 7821013
    Abstract: A silicon carbide semiconductor device includes: a semiconductor substrate including first and second gate layers, a channel layer, a source layer, and a trench; a gate wiring having a first portion and a plurality of second portions; and a source wiring having a third portion and a plurality of fourth portions. The trench extends in a predetermined extending direction. The first portion connects to the first gate layer in the trench, and extends to the extending direction. The second portions protrude perpendicularly to be a comb shape. The third portion extends to the extending direction. The fourth portions protrude perpendicularly to be a comb shape, and electrically connect to the source layer. Each of the second portions connects to the second gate layer through a contact hole.
    Type: Grant
    Filed: August 10, 2006
    Date of Patent: October 26, 2010
    Assignee: DENSO CORPORATION
    Inventors: Rajesh Kumar, Yuichi Takeuchi, Mitsuhiro Kataoka, Suhail Rashid Jeremy, Andrei Mihaila, Florin Udrea
  • Publication number: 20100242592
    Abstract: This invention relates to hot film shear stress sensors and their fabrication. We describe a hot film shear stress sensor comprising a silicon substrate supporting a membrane having a cavity underneath, said membrane bearing a film of metal and having electrical contacts for heating said film, and wherein said membrane comprises a silicon oxide membrane, where in said metal comprises aluminium or tungsten, and wherein said membrane has a protective layer of a silicon-based material over said film of metal. In preferred embodiments the sensor is fabricated by a CMOS process and the metal comprises aluminium or tungsten.
    Type: Application
    Filed: October 24, 2008
    Publication date: September 30, 2010
    Applicant: CAMBRIDGE ENTERPRISE LIMITED
    Inventors: Ibraheem Haneef, Howard P. Hodson, Robert Miller, Florin Udrea
  • Patent number: 7714407
    Abstract: A high voltage/power semiconductor device has a semiconductor layer having a high voltage terminal end and a low voltage terminal end. A drift region extends between the high and low voltage terminal ends. A dielectric layer is provided above the drift region. An electrical conductor extends across at least a part of the dielectric layer above the drift region, the electrical conductor being connected or connectable to the high voltage terminal end. The drift region has plural trenches positioned below the electrical conductor. The trenches extend laterally across at least a part of the drift region in the direction transverse the direction between the high and low voltage terminal ends of the semiconductor layer, each trench containing a dielectric material. The trenches improve the distribution of electric field in the device in the presence of the electrical conductor.
    Type: Grant
    Filed: August 29, 2007
    Date of Patent: May 11, 2010
    Assignee: Cambridge Semiconductor Limited
    Inventors: Florin Udrea, Cerdin Lee
  • Patent number: 7691694
    Abstract: A silicon carbide semiconductor device includes a substrate and a junction field effect transistor. The transistor includes: a first semiconductor layer disposed on the substrate; a first gate layer disposed on a surface of the first semiconductor layer; a first channel layer adjacent to the first gate layer on the substrate; a first source layer connecting to the first channel layer electrically; a second gate layer adjacent to the first channel layer to sandwich the first channel layer; a second channel layer adjacent to the second gate layer to sandwich the second gate layer; a third gate layer adjacent to the second channel layer to sandwich the second channel layer; and a second source layer connecting to the second channel layer electrically.
    Type: Grant
    Filed: April 17, 2007
    Date of Patent: April 6, 2010
    Assignee: DENSO CORPORATION
    Inventors: Rajesh Kumar, Andrei Mihaila, Florin Udrea
  • Patent number: 7679160
    Abstract: A high voltage/power semiconductor device has at least one active region having a plurality of high voltage junctions electrically connected in parallel. At least part of each of the high voltage junctions is located in or on a respective membrane such that the active region is provided at least in part over plural membranes. There are non-membrane regions between the membranes. The device has a low voltage terminal and a high voltage terminal. At least a portion of the low voltage terminal and at least a portion of the high voltage terminal are connected directly or indirectly to a respective one of the high voltage junctions. At least those portions of the high voltage terminal that are in direct or indirect contact with one of the high voltage junctions are located on or in a respective one of the plural membranes.
    Type: Grant
    Filed: September 1, 2005
    Date of Patent: March 16, 2010
    Assignee: Cambridge Semiconductor Limited
    Inventors: Florin Udrea, Gehan Anil Joseph Amaratunga
  • Publication number: 20100032712
    Abstract: A power semiconductor device has a top surface and an opposed bottom surface below a part of which is a thick portion of semiconductor substrate. At least a portion of a drift region of the device has either no or only a thin portion of semiconductor substrate positioned thereunder. The top surface has a high voltage terminal and a low voltage terminal connected thereto to allow a voltage to be applied laterally across the drift region. At least two MOS (metal-oxide-semiconductor) gates are provided on the top surface. The device has at least one relatively highly doped region at its top surface extending between and in contact with said first and second MOS gates. The device has improved protection against triggering of parasitic transistors or latch-up without the on-state voltage drop or switching speed being compromised.
    Type: Application
    Filed: August 5, 2008
    Publication date: February 11, 2010
    Applicant: Cambridge Semiconductor Limited
    Inventors: Florin UDREA, Vasantha PATHIRANA, Tanya TRAJKOVIC, Nishad UDUGAMPOLA
  • Publication number: 20090283796
    Abstract: A bipolar high voltage/power semiconductor device having a low voltage terminal and a high voltage terminal is disclosed. The bipolar high voltage/power semiconductor is a vertical insulated gate bipolar transistor with injection efficiency adjustment formed by highly doped n+ islands in a p+ anode layer. The device has a vertical drift region of a first conductivity type and having vertical first and second ends. In one example, a region of the second conductivity type is provided at the second end of the vertical drift region connected directly to the vertical high voltage terminal. In another example, a vertical buffer region of the first conductivity type is provided at the vertical second end of the vertical drift region and a vertical region of a second conductivity type is provided on the other side of the vertical buffer region and connected to the vertical high voltage terminal.
    Type: Application
    Filed: August 6, 2008
    Publication date: November 19, 2009
    Applicant: ANPEC ELECTRONICS CORPORATION
    Inventors: Florin Udrea, Chih-Wei Hsu
  • Patent number: 7605446
    Abstract: A bipolar high voltage/power semiconductor device has a drift region having adjacent its ends regions of different conductivity types respectively. High and low voltage terminals are provided. A first insulated gate terminal and a second insulated gate terminal are also provided. One or more drive circuits provide appropriate voltages to the first and second insulated gate terminals so as to allow current conduction in a first direction or in a second direction that is opposite the first direction.
    Type: Grant
    Filed: July 14, 2006
    Date of Patent: October 20, 2009
    Assignee: Cambridge Semiconductor Limited
    Inventors: Florin Udrea, Nishad Udugampola, Gehan A. J. Amaratunga
  • Patent number: 7589379
    Abstract: This invention is generally concerned with power semiconductors such as power MOS transistors, insulated gate by bipolar transistors (IGBTs), high voltage diodes and the like, and methods for their fabrication. A power semiconductor, the semiconductor comprising: a power device, said power device having first and second electrical contact regions and a drift region extending therebetween; and a semiconductor substrate mounting said device; and wherein said power semiconductor includes an electrically insulating layer between said semiconductor substrate and said power device, said electrically insulating layer having a thickness of at least 5 ?m.
    Type: Grant
    Filed: September 9, 2004
    Date of Patent: September 15, 2009
    Assignee: Cambridge Semiconductor Limited
    Inventors: Gehan Anil Joseph Amaratunga, Florin Udrea
  • Publication number: 20090160015
    Abstract: In a power semiconductor device and a method of forming a power semiconductor device, a thin layer of semiconductor substrate is left below the drift region of a semiconductor device. A power semiconductor device has an active region that includes the drift region and has top and bottom surfaces formed in a layer provided on a semiconductor substrate. A portion of the semiconductor substrate below the active region is removed to leave a thin layer of semiconductor substrate below the drift region. Electrical terminals are provided directly or indirectly to the top surface of the active region to allow a voltage to be applied laterally across the drift region.
    Type: Application
    Filed: December 20, 2007
    Publication date: June 25, 2009
    Applicant: Cambridge Semiconductor Limited
    Inventors: Florin UDREA, Gehan Anil Joseph Amaratunga, Tanya Trajkovic, Vasantha Pathirana
  • Publication number: 20090126460
    Abstract: A gas-sensing semiconductor device 1? is fabricated on a silicon substrate 2? having a thin silicon dioxide insulating layer 3? in which a resistive heater 6 made of doped single crystal silicon formed simultaneously with source and drain regions of CMOS circuitry is embedded. The device 1? includes a sensing area provided with a gas-sensitive layer 9? separated from the heater 6? by an insulating layer 4?. As one of the final fabrication steps, the substrate 2? is back-etched so as to form a thin membrane in the sensing area. The heater 6? has a generally circular-shaped structure surrounding a heat spreading plate 16?, and consists of two sets 20?, 21? of meandering resistors having arcuate portions nested within one another and interconnected in labyrinthine form.
    Type: Application
    Filed: July 12, 2006
    Publication date: May 21, 2009
    Inventors: Julian William Gardner, Florin Udrea, Takao Iwaki, James Anthony Covington
  • Patent number: 7531875
    Abstract: This invention is generally concerned with semiconductor-on-insulator devices, particularly for high voltage applications. A lateral semiconductor-on-insulator device is described, comprising: a semiconductor substrate; an insulating layer on said semiconductor substrate; and a lateral semiconductor device on said insulator; said lateral semiconductor device having: a first region of a first conductivity type; a second region of a second conductivity type laterally spaced apart from said first region; and a drift region extending in a lateral direction between said first region and said second region; and wherein said drift region comprises at least one first zone and at least one second zone adjacent a said first zone, a said first zone having said second conductivity type, a said second zone being an insulating zone, a said first zone being tapered to narrow towards said first region.
    Type: Grant
    Filed: May 13, 2003
    Date of Patent: May 12, 2009
    Assignee: Cambridge Semiconductor Limited
    Inventors: Florin Udrea, David Garner
  • Patent number: 7531993
    Abstract: A half bridge circuit has a first switch having at least one control gate and a second switch having at least two control gates. A first driver has an output connected to a control gate of the first switch. A second driver has an output connected to a first control gate of the second switch. The output of the first driver is connected to a second control gate of the second switch by a circuit arrangement such that when the first driver is operated to apply a high, positive voltage to the control gate of the first switch, a positive voltage is applied to the second control gate of the second switch, and such that when the first driver is operated to apply a low, zero or small voltage to the control gate of the first switch, a negative voltage is applied to said second control gate of the second switch.
    Type: Grant
    Filed: August 29, 2007
    Date of Patent: May 12, 2009
    Assignee: Cambridge Semiconductor Limited
    Inventors: Florin Udrea, Nishad Udugampola, Gehan A. J. Amaratunga
  • Publication number: 20090057831
    Abstract: A high voltage/power semiconductor device has a semiconductor layer having a high voltage terminal end and a low voltage terminal end. A drift region extends between the high and low voltage terminal ends. A dielectric layer is provided above the drift region. An electrical conductor extends across at least a part of the dielectric layer above the drift region, the electrical conductor being connected or connectable to the high voltage terminal end. The drift region has plural trenches positioned below the electrical conductor. The trenches extend laterally across at least a part of the drift region in the direction transverse the direction between the high and low voltage terminal ends of the semiconductor layer, each trench containing a dielectric material. The trenches improve the distribution of electric field in the device in the presence of the electrical conductor.
    Type: Application
    Filed: August 29, 2007
    Publication date: March 5, 2009
    Applicant: Cambridge Semiconductor Limited
    Inventors: Florin Udrea, Cerdin Lee