Patents by Inventor Fwu-Iuan Hshieh

Fwu-Iuan Hshieh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080290442
    Abstract: A method of manufacturing a semiconductor device having an active region and a termination region includes providing a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate has an active region and a termination region surrounding the active region. The first main surface is oxidized. A first plurality of trenches and a first plurality of mesas are formed in the termination region. The first plurality of trenches in the termination region are filled with a dielectric material. A second plurality of trenches in the termination region. The second plurality of trenches are with the dielectric material.
    Type: Application
    Filed: April 16, 2008
    Publication date: November 27, 2008
    Applicant: THIRD DIMENSION (3D) SEMICONDUCTOR, INC.
    Inventors: Fwu-Iuan Hshieh, Brian D. Pratt
  • Publication number: 20080283956
    Abstract: A method of manufacturing a semiconductor device having an active region and a termination region includes providing a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate has an active region and a termination region surrounding the active region. The first main surface is oxidized. A first plurality of trenches and a first plurality of mesas are formed in the termination region. The first plurality of trenches in the termination region are filled with a dielectric material. A second plurality of trenches in the termination region. The second plurality of trenches are with the dielectric material.
    Type: Application
    Filed: April 16, 2008
    Publication date: November 20, 2008
    Applicant: THIRD DIMENSION (3D) SEMICONDUCTOR, INC.
    Inventors: Fwu-Iuan Hshieh, Brian D. Pratt
  • Publication number: 20080258224
    Abstract: A MOSFET device that includes a first Zener diode connected between a gate metal and a drain metal of said semiconductor power device for functioning as a gate-drain (GD) clamp diode. The GD clamp diode includes multiple back-to-back doped regions in a polysilicon layer doped with dopant ions of a first conductivity type next to a second conductivity type disposed on an insulation layer above the MOSFET device, having an avalanche voltage lower than a source/drain avalanche voltage of the MOSFET device wherein the Zener diode is insulated from a doped region of the MOSFET device for preventing a channeling effect.
    Type: Application
    Filed: April 20, 2007
    Publication date: October 23, 2008
    Inventor: Fwu-Iuan Hshieh
  • Patent number: 7439583
    Abstract: A power metal-oxide-semiconductor field effect transistor (MOSFET) cell includes a semiconductor substrate. A first electrode is disposed on the semiconductor substrate. A voltage sustaining layer is formed on the semiconductor substrate. A highly doped active zone of a first conductivity type is formed in the voltage sustaining layer opposite the semiconductor substrate. The highly doped active zone has a central aperture and a channel region that is generally centrally located within the central aperture. A terminal region of the second conductivity type is disposed in the voltage sustaining layer proximate the highly doped active zone. The terminal region has a central aperture with an opening dimension generally greater than an opening dimension of the central aperture of the highly doped zone. An extension region is disposed in the voltage sustaining region within the central aperture of the highly doped active zone.
    Type: Grant
    Filed: December 27, 2005
    Date of Patent: October 21, 2008
    Assignee: Third Dimension (3D) Semiconductor, Inc.
    Inventor: Fwu-Iuan Hshieh
  • Publication number: 20080246082
    Abstract: A semiconductor power device includes trenched semiconductor power device comprising a trenched gate surrounded by a source region encompassed in a body region above a drain region disposed on a bottom surface of a substrate. The semiconductor power device further includes an insulation layer covering the trenched semiconductor power device with a source-body contact trench opened therethrough the source and body regions and extending into an epitaxial layer below the body regions and filled with contact metal plug therein. The semiconductor power device further includes an embedded Schottky diode disposed near a bottom of the source-body contact trench below the contact metal plug wherein the Schottky diode further includes a Schottky barrier layer having a barrier height for reducing a leakage current through the embedded Schottky diode during a reverse bias between the drain and the source.
    Type: Application
    Filed: April 4, 2007
    Publication date: October 9, 2008
    Inventor: Fwu-Iuan Hshieh
  • Patent number: 7410891
    Abstract: A partially manufactured semiconductor device includes a semiconductor substrate. The device includes a first oxide layer formed on the substrate, with a mask placed over the oxide-covered substrate, a plurality of first trenches and at least one second trench etched through the oxide layer forming mesas. The at least one second trench is deeper and wider than each of the first trenches. The device includes a second oxide layer that is disposed over an area of mesas and the plurality of first trenches. The device includes a layer of masking material that is deposited over a an area of an edge termination region adjacent to an active region. The area of mesas and first trenches not covered by the masking layer is etched to remove the oxidant seal. The device includes an overhang area that is formed by a wet process etch.
    Type: Grant
    Filed: May 12, 2006
    Date of Patent: August 12, 2008
    Assignee: Third Dimension (3D) Semicondcutor, Inc.
    Inventor: Fwu-Iuan Hshieh
  • Publication number: 20080179662
    Abstract: A semiconductor power device includes a plurality of closed N-channel MOSFET cells surrounded by trenched gates constituting substantially a square or rectangular cell. The trenched gates are further extended to a gate contact area and having greater width as wider trenched gates for electrically contacting a gate pad wherein the semiconductor power device further includes a source region disposed only in regions near the trenched gates in the closed N-channel MOSFET cells and away from regions near the wider trenched gate whereby a device ruggedness is improved. The source region is further disposed at a distance away from a corner or an edge of the semiconductor power device and away from a termination area. The semiconductor device further includes multiple trenched rings disposed in a termination area opposite the active area and the trenched rings having a floating voltage. The closed N-channel MOSFET cells are further supported on a red phosphorous substrate.
    Type: Application
    Filed: January 28, 2007
    Publication date: July 31, 2008
    Inventor: Fwu-Iuan Hshieh
  • Publication number: 20080164521
    Abstract: A method of manufacturing a semiconductor device having an active region and a termination region includes providing a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate has an active region and a termination region surrounding the active region. The first main surface is oxidized. A first plurality of trenches and a first plurality of mesas are formed in the termination region. The first plurality of trenches in the termination region are filled with a dielectric material. A second plurality of trenches in the termination region. The second plurality of trenches are with the dielectric material.
    Type: Application
    Filed: March 21, 2008
    Publication date: July 10, 2008
    Applicant: THIRD DIMENSION (3D) SEMICONDUCTOR, INC.
    Inventors: Fwu-Iuan Hshieh, Brian D. Pratt
  • Publication number: 20080166855
    Abstract: A method of manufacturing a semiconductor device having an active region and a termination region includes providing a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate has an active region and a termination region surrounding the active region. The first main surface is oxidized. A first plurality of trenches and a first plurality of mesas are formed in the termination region. The first plurality of trenches in the termination region are filled with a dielectric material. A second plurality of trenches in the termination region. The second plurality of trenches are with the dielectric material.
    Type: Application
    Filed: March 21, 2008
    Publication date: July 10, 2008
    Applicant: THIRD DIMENSION (3D) SEMICONDUCTOR, INC.
    Inventors: Fwu-Iuan Hshieh, Brian D. Pratt
  • Publication number: 20080128829
    Abstract: A trenched semiconductor power device that includes a trenched gate disposed in an extended continuous trench surrounding a plurality of transistor cells wherein the layout of the trenched gate surrounding the transistor cells as closed cells having truncated corners or rounded corners. In an exemplary embodiment, the closed cells further includes a contact metal to contact a source and a body regions wherein the contact metal the trenched gate surrounding the transistor cell have a uniform space between them. In another exemplary embodiment, the semiconductor power device further includes a contact dopant region disposed below the contact metal to enhance an electrical contact between the metal contact and the source region and the body region, and the contact dopant region having substantially circular shape to achieve a uniform space between the contact dopant region and the trenched gate surrounding the closed cells.
    Type: Application
    Filed: December 4, 2006
    Publication date: June 5, 2008
    Inventor: Fwu-Iuan Hshieh
  • Patent number: 7364994
    Abstract: A method of manufacturing a semiconductor device includes providing semiconductor substrate having trenches and mesas. At least one mesa has first and second sidewalls. The method includes angularly implanting a dopant of a second conductivity into the first sidewall, and angularly implanting a dopant of a second conductivity into the second sidewall. The at least one mesa is converted to a pillar by diffusing the dopants into the at least one mesa. The pillar is then converted to a column by angularly implanting a dopant of the first conductivity into a first sidewall of the pillar, and by angularly implanting the dopant of the first conductivity type into a second sidewall of the pillar. The dopants are then diffused into the pillar to provide a P-N junction of the first and second doped regions located along the depth direction of the adjoining trench. Finally, the trenches are filled with an insulating material.
    Type: Grant
    Filed: May 26, 2006
    Date of Patent: April 29, 2008
    Assignee: Third Dimension (3D) Semiconductor, Inc.
    Inventors: Fwu-Iuan Hshieh, Koon Chong So, Brian D. Pratt
  • Patent number: 7354818
    Abstract: A method of manufacturing a semiconductor device having an active region and a termination region includes providing a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate has an active region and a termination region surrounding the active region. The first main surface is oxidized. A first plurality of trenches and a first plurality of mesas are formed in the termination region. The first plurality of trenches in the termination region are filled with a dielectric material. A second plurality of trenches are formed in the termination region. The trenches of the second plurality of trenches are filled with the dielectric material.
    Type: Grant
    Filed: December 27, 2005
    Date of Patent: April 8, 2008
    Assignee: Third Dimension (3D) Semiconductor, Inc.
    Inventors: Fwu-Iuan Hshieh, Brian D. Pratt
  • Publication number: 20080042194
    Abstract: A trench metal oxide semiconductor field effect transistor (MOSFET) with a terraced trench gate. An epitaxial layer with a plurality of trenches is provided and a gate oxide layer is covered the sidewalls and bottoms of the trenches. A polysilicon layer is filled in the trenches, wherein the polysilicon layer is higher than the sidewalls of the trenches to be used as a gate of the MOSFET. A plurality of sources and bodies are formed in the epitaxial layer, and the bodies at both sides of the trenches. An insulating layer is covered on the substrate, wherein a plurality of metal contact windows are provided. Metal plugs are filled in the metal contact windows to form metal connections for the MOSFET.
    Type: Application
    Filed: May 16, 2007
    Publication date: February 21, 2008
    Inventor: FWU-IUAN Hshieh
  • Publication number: 20080042222
    Abstract: A trench Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET) with copper metal connections. A substrate is provided with a plurality of trenches. A gate oxide layer is formed on the substrate and the sidewalls and bottom of the trenches. A conductive layer is filled in the trenches to be used as a gate of the MOSFET. A plurality of body and source regions is formed in the epi layer. An insulating layer is formed on the substrate and forms with a plurality of metal contact holes therein for contacting respective source and body regions. A barrier metal layer is formed on the insulating layer and the sidewalls and bottoms of the metal contact holes in direct contact with respective source and body regions. A copper metal layer is formed on the metal layer connected to respective source and body regions to form metal connections of the MOSFET.
    Type: Application
    Filed: April 17, 2007
    Publication date: February 21, 2008
    Applicant: FORCE MOS TECHNOLOGY CO., LTD.
    Inventor: Fwu-Iuan Hshieh
  • Publication number: 20080042208
    Abstract: An electrostatic discharging (ESD) protected metal oxide semiconductor field effect transistor (MOSFET), an epitaxial layer on substrate; a trench gate structure formed in the epitaxial layer; a source region formed in the substrate near the gate structure; a trench capacitor formed underneath gate metal pad in the epitaxial layer connected between the source region and the gate structure, wherein the trench capacitor acts as an ESD improved element for the MOSFET.
    Type: Application
    Filed: May 16, 2007
    Publication date: February 21, 2008
    Inventor: Fwu-Iuan Hshieh
  • Publication number: 20080035988
    Abstract: A trenched semiconductor power device that includes a trenched gate disposed in an extended continuous trench surrounding a plurality of transistor cells in an active cell area and extending as trench-gate fingers to intersect with a trenched gate under the gate metal runner at a termination area. At least one of the trench-gate fingers intersects with the trenched gate under the gate metal runner near the termination area having trench intersection regions vulnerable to have a polysilicon void and seam developed therein.
    Type: Application
    Filed: September 10, 2006
    Publication date: February 14, 2008
    Inventor: Fwu-Iuan Hshieh
  • Publication number: 20070238251
    Abstract: A method to form a narrow trench within a semiconductor substrate includes exemplary steps of: (a) A CVD layer such as SiO2 represented as “CVD1” is deposited on top of a semiconductor surface followed by a different type of CVD layer such as SiON or Si3N4 (represented by “CVD2” deposited on top of “CVD1”. (b) A 0.2 um trench is formed by partially etching a trench in the CVD deposited layers with a substantial “CVD1” thickness left in order to act as a hard mask layer in the later stage. (c) A thin layer of polysilicon is then deposited in the trench such that the polysilicon covers conformally on the trench wall, trench bottom and on top of the “CVD2” layer. (d) The polysilicon at the trench bottom is then blanket etched to expose the “CVD1” substrate again. (e) The remaining “CVD1” substrate, which is exposed now at the trench bottom, will go through a “CVD1” etching process with good selectivity to Polysilicon and “CVD2” in order to expose the semiconductor substrate at trench bottom.
    Type: Application
    Filed: April 5, 2006
    Publication date: October 11, 2007
    Inventors: Chu Liau, Patsda Ai Liew, Fwu-Iuan Hshieh
  • Publication number: 20070176239
    Abstract: A semiconductor power device includes Zener diodes for providing an electrostatic discharge (ESD) protection. The semiconductor power device further includes a thick insulation layer for substantially insulating the Zener diodes from a doped region doped with the body dopant ions of the semiconductor power device whereby the Zener diode is substantially insulated from a doped region below the thick insulation layer for eliminating a channel effect between two terminals of the Zener diode disposed above the doped region. The Zener diode further includes an array of doped regions comprising doped regions doped alternately with a first conductivity type and a second conductivity type with a first and last doped regions doped with a first conductivity type. Specifically, the Zener diode may include an array of doped regions comprising doped regions arranged as N+PN+PN+ regions. Alternately, the Zener diode may include an array of doped regions comprising doped regions arranged as N+PN+PN+PN+ regions.
    Type: Application
    Filed: January 31, 2006
    Publication date: August 2, 2007
    Inventor: Fwu-Iuan Hshieh
  • Publication number: 20070114599
    Abstract: A method for manufacturing a trenched metal oxide semiconductor field effect transistor (MOSFET) cell includes the steps of opening a gate trench in a semiconductor substrate and implanting ions of a first conductivity type same as a conductivity type of a source region with at least two levels of implanting energies to form a column of drain-to-source resistance reduction regions below the gate trench. The method further includes steps of forming a gate in the gate trench and forming body and source regions in the substrate surrounding the gate trench. Then the MOSFET cell is covered with an insulation layer and proceeds with applying a contact mask for opening a source-body contact trench with sidewalls substantially perpendicular to a top surface of the insulation layer into the source and body regions.
    Type: Application
    Filed: November 23, 2005
    Publication date: May 24, 2007
    Inventor: Fwu-Iuan Hshieh
  • Patent number: 7199006
    Abstract: A method of manufacturing a semiconductor device includes providing a substrate having first and second main surfaces. The substrate has a heavily doped region of a first conductivity at the second main surface and has a lightly doped region of the first conductivity at the first main surface. The method includes providing trenches and mesas in the substrate, implanting, at an angle, a dopant of the first conductivity into a sidewall of a mesa and implanting, at an angle, a dopant of a second conductivity into the mesa at another sidewall. The method includes oxidizing the sidewalls and bottoms of each trench and tops of the mesas to create a top oxide layer, etching back the top oxide layer to expose a portion of the mesa, depositing an oxide layer to cover the etched back top layer and mesa and planarizing the top surface of the device.
    Type: Grant
    Filed: December 10, 2004
    Date of Patent: April 3, 2007
    Assignee: Third Dimension (3D) Semiconductor, Inc.
    Inventor: Fwu-Iuan Hshieh