Patents by Inventor Gab Kim

Gab Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190103287
    Abstract: A copper plasma etching method according an exemplary embodiment includes: placing a substrate on a susceptor in a process chamber of a plasma etching apparatus; supplying an etching gas that include hydrogen chloride into the process chamber; plasma-etching a conductor layer that include copper in the substrate; and maintaining a temperature of the susceptor at 10° C. or less during the plasma-etching.
    Type: Application
    Filed: August 21, 2018
    Publication date: April 4, 2019
    Inventors: Sang Gab KIM, MunPyo HONG, Hyun Min CHO, Seong Yong KWON, Ho Won YOON
  • Publication number: 20190081089
    Abstract: A display device includes: a substrate; first and second transistors provided on the substrate to be spaced apart from each other; and a display unit electrically connected to the first transistor, wherein the first transistor includes a first semiconductor layer including crystalline silicon, a first gate electrode, a first source electrode, and a first drain electrode, wherein the second transistor includes a second semiconductor layer including an oxide semiconductor, a second gate electrode, a second source electrode, and a second drain electrode, and wherein the second gate electrode includes a first layer that is provided on an insulating layer and includes molybdenum, a second layer that is provided on the first layer and includes titanium, and a third layer that is provided on the second layer and includes molybdenum.
    Type: Application
    Filed: September 7, 2018
    Publication date: March 14, 2019
    Inventors: Hyun Min CHO, Shin Il CHOI, Sang Gab KIM, Su Bin BAE, Yu Gwang JEONG
  • Publication number: 20190081088
    Abstract: A display device includes: a substrate; first and second transistors provided on the substrate to be spaced apart from each other, the first and second transistors being electrically connected to each other; and a display unit electrically connected to the first transistor, wherein the first transistor includes a first semiconductor layer including crystalline silicon, a first gate electrode, a first source electrode, and a first drain electrode, wherein the second transistor includes a second semiconductor layer including an oxide semiconductor, a second gate electrode, a second source electrode, and a second drain electrode, wherein each of the second source electrode and the second drain electrode includes a first layer that includes molybdenum and is provided on the second semiconductor layer, a second layer that includes aluminum and is provided on the first layer, and a third layer that includes titanium and is provided on the second layer.
    Type: Application
    Filed: September 7, 2018
    Publication date: March 14, 2019
    Inventors: Hyun Min CHO, Shin Il CHOI, Kyeong Su KO, Sang Gab KIM, Joon Geol LEE
  • Patent number: 10192992
    Abstract: A thin film transistor according to an exemplary embodiment of the present invention includes an oxide semiconductor. A source electrode and a drain electrode face each other. The source electrode and the drain electrode are positioned at two opposite sides, respectively, of the oxide semiconductor. A low conductive region is positioned between the source electrode or the drain electrode and the oxide semiconductor. An insulating layer is positioned on the oxide semiconductor and the low conductive region. A gate electrode is positioned on the insulating layer. The insulating layer covers the oxide semiconductor and the low conductive region. A carrier concentration of the low conductive region is lower than a carrier concentration of the source electrode or the drain electrode.
    Type: Grant
    Filed: September 14, 2017
    Date of Patent: January 29, 2019
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Yong Su Lee, Yoon Ho Khang, Dong Jo Kim, Hyun Jae Na, Sang Ho Park, Se Hwan Yu, Chong Sup Chang, Dae Ho Kim, Jae Neung Kim, Myoung Geun Cha, Sang Gab Kim, Yu-Gwang Jeong
  • Patent number: 10170502
    Abstract: A transistor array panel is manufactured by a method that reduces or obviates the need for highly selective etching agents or complex processes requiring multiple photomasks to create contact holes. The panel includes: a substrate; a buffer layer positioned on the substrate; a semiconductor layer positioned on the buffer layer; an intermediate insulating layer positioned on the semiconductor layer; and an upper conductive layer positioned on the intermediate insulating layer, wherein the semiconductor layer includes a first contact hole, the intermediate insulating layer includes a second contact hole positioned in an overlapping relationship with the first contact hole, and the upper conductive layer is in contact with a side surface of the semiconductor layer in the first contact hole.
    Type: Grant
    Filed: December 15, 2016
    Date of Patent: January 1, 2019
    Assignee: Samsung Display Co., Ltd.
    Inventors: Yu-Gwang Jeong, Hyun Min Cho, Su Bin Bae, Shin Il Choi, Sang Gab Kim
  • Publication number: 20180364521
    Abstract: A polarizing layer includes a substrate and a plurality of parallel wires disposed on the substrate. Each of the plurality of wires includes a base layer disposed on the substrate and an anti-reflective layer disposed on the base layer. The base layer includes aluminum or an aluminum alloy. The anti-reflective layer has a thickness within a range of 12 nm to 40 nm.
    Type: Application
    Filed: January 12, 2018
    Publication date: December 20, 2018
    Inventors: Seung In Baek, Hyun Eok Shin, Su Jin Choi, Sang Gab Kim, Ji Hun Kim, Hyeon Hwan Kim, Jung Gun NAM, Young Eun Park, Joon Yong Park, Jin Ho Park, Gyung Min Baek, Yun Jong Yeo, Gug Rae Jo, Hyun Ji Ha, Youn Ho Han
  • Publication number: 20180274848
    Abstract: The present invention relates to an external member for home appliances and a manufacturing method therefor. According to the present invention, through-holes for transmitting light emitted from a light source, such as a light-emitting device mounted on a rear surface, are not exposed to the outside by a film layer attached to a front surface of a metal layer when the light of the light-emitting device is turned off, such that an external member for home appliances with improved luxuriousness and aesthetic sensibility with respect to the appearance of home appliances can be implemented.
    Type: Application
    Filed: September 6, 2016
    Publication date: September 27, 2018
    Inventors: Sung Gab KIM, So Hee BAK, Ja Hun KOO, Youngwoo KIM, Pojin KIM, Byungchun MOON, Kuhyeong LEE, Hye Sun JUNG
  • Publication number: 20180069129
    Abstract: A thin film transistor according to an exemplary embodiment of the present invention includes an oxide semiconductor. A source electrode and a drain electrode face each other. The source electrode and the drain electrode are positioned at two opposite sides, respectively, of the oxide semiconductor. A low conductive region is positioned between the source electrode or the drain electrode and the oxide semiconductor. An insulating layer is positioned on the oxide semiconductor and the low conductive region. A gate electrode is positioned on the insulating layer. The insulating layer covers the oxide semiconductor and the low conductive region. A carrier concentration of the low conductive region is lower than a carrier concentration of the source electrode or the drain electrode.
    Type: Application
    Filed: September 14, 2017
    Publication date: March 8, 2018
    Inventors: YONG SU LEE, YOON HO KHANG, DONG JO KIM, HYUN JAE NA, SANG HO PARK, SE HWAN YU, CHONG SUP CHANG, DAE HO KIM, JAE NEUNG KIM, MYOUNG GEUN CHA, SANG GAB KIM, YU-GWANG JEONG
  • Publication number: 20180061895
    Abstract: An OLED display device includes a substrate including a display region and a pad region, a display structure in the display region on the substrate, and a pad electrode structure in the pad region on the substrate, the pad electrode structure having a first pad electrode on the substrate, a first insulation layer covering opposite lateral portions of the first pad electrode and exposing a portion of an upper surface of the first pad electrode, a second pad electrode on the first pad electrode and on the first insulation layer, the second pad electrode having a step portion where the first pad electrode and the first insulation layer are overlapped, and a third pad electrode on the second pad electrode and on the first insulation layer, the third electrode covering the second pad electrode.
    Type: Application
    Filed: August 16, 2017
    Publication date: March 1, 2018
    Inventors: Jin-Seock KIM, Jong-Hee PARK, Bong-Won LEE, Seung-Bae KANG, Sang-Gab KIM, Jeong-Min PARK, Hyun-Eok SHIN
  • Publication number: 20170317104
    Abstract: A transistor array panel is manufactured by a method that reduces or obviates the need for highly selective etching agents or complex processes requiring multiple photomasks to create contact holes. The panel includes: a substrate; a buffer layer positioned on the substrate; a semiconductor layer positioned on the buffer layer; an intermediate insulating layer positioned on the semiconductor layer; and an upper conductive layer positioned on the intermediate insulating layer, wherein the semiconductor layer includes a first contact hole, the intermediate insulating layer includes a second contact hole positioned in an overlapping relationship with the first contact hole, and the upper conductive layer is in contact with a side surface of the semiconductor layer in the first contact hole.
    Type: Application
    Filed: December 15, 2016
    Publication date: November 2, 2017
    Inventors: Yu-Gwang JEONG, Hyun Min CHO, Su Bin BAE, Shin II CHOI, Sang Gab KIM
  • Publication number: 20170278867
    Abstract: A display device may include a substrate, an active pattern layer, a gate insulating layer, a first metal pattern layer, an interlayer insulating layer, a second metal pattern layer, and a passivation film. The active pattern layer may be disposed on the substrate. The gate insulating layer may be disposed on the active pattern layer. The first metal pattern layer may be disposed on the gate insulating layer. The interlayer insulating layer may be disposed on the first metal pattern layer. The second metal pattern layer may be disposed on the interlayer insulating layer. The passivation film may be disposed on the side wall of the second metal pattern layer.
    Type: Application
    Filed: March 21, 2017
    Publication date: September 28, 2017
    Inventors: Yu Gwang JEONG, Su Bin BAE, Hyun Min CHO, Sang Gab KIM
  • Patent number: 9768309
    Abstract: A thin film transistor according to an exemplary embodiment of the present invention includes an oxide semiconductor. A source electrode and a drain electrode face each other. The source electrode and the drain electrode are positioned at two opposite sides, respectively, of the oxide semiconductor. A low conductive region is positioned between the source electrode or the drain electrode and the oxide semiconductor. An insulating layer is positioned on the oxide semiconductor and the low conductive region. A gate electrode is positioned on the insulating layer. The insulating layer covers the oxide semiconductor and the low conductive region. A carrier concentration of the low conductive region is lower than a carrier concentration of the source electrode or the drain electrode.
    Type: Grant
    Filed: June 28, 2016
    Date of Patent: September 19, 2017
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Yong Su Lee, Yoon Ho Khang, Dong Jo Kim, Hyun Jae Na, Sang Ho Park, Se Hwan Yu, Chong Sup Chang, Dae Ho Kim, Jae Neung Kim, Myoung Geun Cha, Sang Gab Kim, Yu-Gwang Jeong
  • Patent number: 9711545
    Abstract: A method of fabricating a display device includes forming a thin-film transistor including a gate electrode, a source electrode and a drain electrode on a substrate, forming a first insulating layer and a second insulating layer on the thin-film transistor, forming a common electrode on the second insulating layer by depositing a common electrode material on the second insulating layer, plasma-treating a photoresist pattern on the common electrode material, and etching the common electrode material using the plasma-treated photoresist pattern as a mask, defining a contact hole in the second insulating layer which corresponds to the drain electrode using the plasma-treated photoresist pattern and the common electrode as a mask, forming a third insulating layer on the second insulating layer and the common electrode to expose the contact hole and the drain electrode and forming a pixel electrode connected to the drain electrode on the third insulating layer.
    Type: Grant
    Filed: September 12, 2016
    Date of Patent: July 18, 2017
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Ji Young Park, Dong Il Kim, Sang Gab Kim
  • Patent number: 9640566
    Abstract: A thin film transistor array panel includes a substrate, gate lines, each including a gate pad, a gate insulating layer, data lines, each including a data pad connected to a source and drain electrode, a first passivation layer disposed on the data lines and the drain electrode, a first electric field generating electrode, a second passivation layer disposed on the first electric field generating electrode, and a second electric field generating electrode. The gate insulating layer and the first and second passivation layers include a first contact hole exposing a part of the gate pad, the first and second passivation layers include a second contact hole exposing a part of the data pad, and at least one of the first and second contact holes have a positive taper structure having a wider area at an upper side than at a lower side.
    Type: Grant
    Filed: September 16, 2014
    Date of Patent: May 2, 2017
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Ji-Young Park, Yu-Gwang Jeong, Sang Gab Kim, Joon Geol Lee
  • Patent number: 9548325
    Abstract: A thin film transistor array panel includes a substrate, an insulation layer, a first semiconductor, and a second semiconductor. The insulation layer is disposed on the substrate and includes a stepped portion. The first semiconductor is disposed on the insulation layer. The second semiconductor is disposed on the insulation layer and includes a semiconductor material different than the first semiconductor. The stepped portion is spaced apart from an edge of the first semiconductor.
    Type: Grant
    Filed: January 11, 2016
    Date of Patent: January 17, 2017
    Assignee: Samsung Display Co., Ltd.
    Inventors: Hong-Kee Chin, Yun Jong Yeo, Sang Gab Kim, Jung Suk Bang, Byeong Hoon Cho
  • Publication number: 20160380011
    Abstract: A method of fabricating a display device includes forming a thin-film transistor including a gate electrode, a source electrode and a drain electrode on a substrate, forming a first insulating layer and a second insulating layer on the thin-film transistor, forming a common electrode on the second insulating layer by depositing a common electrode material on the second insulating layer, plasma-treating a photoresist pattern on the common electrode material, and etching the common electrode material using the plasma-treated photoresist pattern as a mask, defining a contact hole in the second insulating layer which corresponds to the drain electrode using the plasma-treated photoresist pattern and the common electrode as a mask, forming a third insulating layer on the second insulating layer and the common electrode to expose the contact hole and the drain electrode and forming a pixel electrode connected to the drain electrode on the third insulating layer.
    Type: Application
    Filed: September 12, 2016
    Publication date: December 29, 2016
    Inventors: Ji Young PARK, Dong Il KIM, Sang Gab KIM
  • Patent number: 9484362
    Abstract: A display substrate includes an active pattern, a gate electrode, a first insulation layer and a pixel electrode. The active pattern is disposed on a base substrate. The active pattern includes a metal oxide semiconductor. The gate electrode overlaps the active pattern. The first insulation layer covers the gate electrode and the active pattern, and a contact hole is defined in the first insulation layer. The pixel electrode is electrically connected to the active pattern via the contact hole penetrating the first insulation layer. A first angle defined by a bottom surface of the first insulation layer and a sidewall of the first insulation layer exposed by the contact hole is between about 30° and about 50°.
    Type: Grant
    Filed: April 27, 2014
    Date of Patent: November 1, 2016
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Dae-Ho Kim, Hyun-Jae Na, Jae-Neung Kim, Yu-Gwang Jeong, Myoung-Geun Cha, Sang-Gab Kim
  • Publication number: 20160308063
    Abstract: A thin film transistor according to an exemplary embodiment of the present invention includes an oxide semiconductor. A source electrode and a drain electrode face each other. The source electrode and the drain electrode are positioned at two opposite sides, respectively, of the oxide semiconductor. A low conductive region is positioned between the source electrode or the drain electrode and the oxide semiconductor. An insulating layer is positioned on the oxide semiconductor and the low conductive region. A gate electrode is positioned on the insulating layer. The insulating layer covers the oxide semiconductor and the low conductive region. A carrier concentration of the low conductive region is lower than a carrier concentration of the source electrode or the drain electrode.
    Type: Application
    Filed: June 28, 2016
    Publication date: October 20, 2016
    Inventors: YONG SU LEE, YOON HO KHANG, DONG JO KIM, HYUN JAE NA, SANG HO PARK, SE HWAN YU, CHONG SUP CHANG, DAE HO KIM, JAE NEUNG KIM, MYOUNG GEUN CHA, SANG GAB KIM, YU-GWANG JEONG
  • Patent number: 9466623
    Abstract: A method of fabricating a display device includes forming a thin-film transistor including a gate electrode, a source electrode and a drain electrode on a substrate, forming a first insulating layer and a second insulating layer on the thin-film transistor, forming a common electrode on the second insulating layer by depositing a common electrode material on the second insulating layer, plasma-treating a photoresist pattern on the common electrode material, and etching the common electrode material using the plasma-treated photoresist pattern as a mask, defining a contact hole in the second insulating layer which corresponds to the drain electrode using the plasma-treated photoresist pattern and the common electrode as a mask, forming a third insulating layer on the second insulating layer and the common electrode to expose the contact hole and the drain electrode and forming a pixel electrode connected to the drain electrode on the third insulating layer.
    Type: Grant
    Filed: November 15, 2013
    Date of Patent: October 11, 2016
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Ji Young Park, Dong II Kim, Sang Gab Kim
  • Patent number: 9443879
    Abstract: A display substrate includes a base substrate, a common line on the base substrate, a first insulation layer covering the common line and having a first insulating material, a conductive pattern on the first insulation layer and including a source electrode and a drain electrode, a second insulation layer covering the drain electrode and the common line, and including a lower second insulation layer having a second insulating material and an upper second insulation layer having the first insulating material, a first electrode electrically connected to the drain electrode through a first contact hole in the second insulation layer, and a second electrode electrically connected to the common line through a second contact hole in the first and second insulation layers. The upper and lower second insulation layers on the drain electrode have a first hole and a second hole respectively that form the first contact hole.
    Type: Grant
    Filed: August 8, 2014
    Date of Patent: September 13, 2016
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Yu-Gwang Jeong, Shin-Il Choi, Su-Bin Bae, Dae-Ho Kim, Sang-Gab Kim, Jae-Neung Kim