Patents by Inventor Glen Hush

Glen Hush has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8611136
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Grant
    Filed: May 9, 2012
    Date of Patent: December 17, 2013
    Assignee: Micron Technology, Inc.
    Inventor: Glen Hush
  • Patent number: 8451642
    Abstract: This invention relates to MRAM technology and new variations on MRAM array architecture to incorporate certain advantages from both cross-point and 1T-1MTJ architectures. The fast read-time and higher signal-to-noise ratio of the 1T-1MTJ architecture and the higher packing density of the cross-point architecture are both exploited by combining certain characteristics of these layouts. A single access transistor 16 is used to read the multiple MRAM cells in a segment of a column, which can be stacked vertically above one another in a plurality of MRAM array layers arranged in a “Z” axis direction.
    Type: Grant
    Filed: April 5, 2012
    Date of Patent: May 28, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Mirmajid Seyyedy, Glen Hush
  • Publication number: 20120243298
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Application
    Filed: May 9, 2012
    Publication date: September 27, 2012
    Inventor: Glen Hush
  • Publication number: 20120188812
    Abstract: This invention relates to MRAM technology and new variations on MRAM array architecture to incorporate certain advantages from both cross-point and 1T-1MTJ architectures. The fast read-time and higher signal-to-noise ratio of the 1T-1MTJ architecture and the higher packing density of the cross-point architecture are both exploited by combining certain characteristics of these layouts. A single access transistor 16 is used to read the multiple MRAM cells in a segment of a column, which can be stacked vertically above one another in a plurality of MRAM array layers arranged in a “Z” axis direction.
    Type: Application
    Filed: April 5, 2012
    Publication date: July 26, 2012
    Inventors: Mirmajid Seyyedy, Glen Hush
  • Patent number: 8189366
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Grant
    Filed: June 13, 2011
    Date of Patent: May 29, 2012
    Assignee: Micron Technology, Inc.
    Inventor: Glen Hush
  • Patent number: 8154004
    Abstract: This invention relates to MRAM technology and new variations on MRAM array architecture to incorporate certain advantages from both cross-point and 1T-1MTJ architectures. The fast read-time and higher signal-to-noise ratio of the 1T-1MTJ architecture and the higher packing density of the cross-point architecture are both exploited by combining certain characteristics of these layouts. A single access transistor 16 is used to read the multiple MRAM cells in a segment of a column, which can be stacked vertically above one another in a plurality of MRAM array layers arranged in a “Z” axis direction.
    Type: Grant
    Filed: November 6, 2009
    Date of Patent: April 10, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Mirmajid Seyyedy, Glen Hush
  • Publication number: 20110242877
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Application
    Filed: June 13, 2011
    Publication date: October 6, 2011
    Inventor: Glen Hush
  • Patent number: 7978500
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Grant
    Filed: January 15, 2010
    Date of Patent: July 12, 2011
    Assignee: Micron Technology, Inc.
    Inventor: Glen Hush
  • Patent number: 7869249
    Abstract: A method and apparatus is disclosed for sensing the resistance state of a Programmable Conductor Random Access Memory (PCRAM) element using complementary PCRAM elements, one holding the resistance state being sensed and the other holding a complementary resistance state. A sense amplifier detects voltages discharging through the high and low resistance elements to determine the resistance state of an element being read.
    Type: Grant
    Filed: March 11, 2008
    Date of Patent: January 11, 2011
    Assignee: Micron Technology, Inc.
    Inventors: Glen Hush, Jake Baker
  • Patent number: 7859888
    Abstract: A device having a resistive memory element, a control device, a digit line and a sensing circuit. The sensing circuit is configured to sense a voltage correlative to a resistance state of the resistive memory element. The sensing circuit if further configured to sense the voltage correlative to the resistance state after a waiting period that is less than or equal to the product of a capacitance of a digit line and a total resistance of the control device.
    Type: Grant
    Filed: May 13, 2009
    Date of Patent: December 28, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Patent number: 7732221
    Abstract: This invention relates to MRAM technology and new variations on MRAM array architecture to incorporate certain advantages from both cross-point and 1T-1MTJ architectures. The fast read-time and higher signal-to-noise ratio of the 1T-1MTJ architecture and the higher packing density of the cross-point architecture are both exploited by combining certain characteristics of these layouts. A single access transistor 16 is used to read the multiple MRAM cells in a segment of a column, which can be stacked vertically above one another in a plurality of MRAM array layers arranged in a “Z” axis direction.
    Type: Grant
    Filed: May 18, 2004
    Date of Patent: June 8, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Mirmajid Seyyedy, Glen Hush
  • Publication number: 20100118594
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Application
    Filed: January 15, 2010
    Publication date: May 13, 2010
    Inventor: Glen Hush
  • Publication number: 20100044668
    Abstract: This invention relates to MRAM technology and new variations on MRAM array architecture to incorporate certain advantages from both cross-point and 1T-1MTJ architectures. The fast read-time and higher signal-to-noise ratio of the 1T-1MTJ architecture and the higher packing density of the cross-point architecture are both exploited by combining certain characteristics of these layouts. A single access transistor 16 is used to read the multiple MRAM cells in a segment of a column, which can be stacked vertically above one another in a plurality of MRAM array layers arranged in a “Z” axis direction.
    Type: Application
    Filed: November 6, 2009
    Publication date: February 25, 2010
    Inventors: Mirmajid Seyyedy, Glen Hush
  • Patent number: 7668000
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Grant
    Filed: June 25, 2007
    Date of Patent: February 23, 2010
    Assignee: Micron Technology, Inc.
    Inventor: Glen Hush
  • Publication number: 20090225591
    Abstract: A device having a resistive memory element, a control device, a digit line and a sensing circuit. The sensing circuit is configured to sense a voltage correlative to a resistance state of the resistive memory element. The sensing circuit if further configured to sense the voltage correlative to the resistance state after a waiting period that is less than or equal to the product of a capacitance of a digit line and a total resistance of the control device.
    Type: Application
    Filed: May 13, 2009
    Publication date: September 10, 2009
    Applicant: Micron Technology, Inc.
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Patent number: 7545669
    Abstract: A system having a memory cell. In certain embodiments, the memory cell includes a resistive memory element, an access transistor having a gate, a first terminal, and a second terminal, and a control transistor having a gate, a first terminal, and a second terminal. The first terminal of the access transistor may be coupled to the resistive memory element, and the gate of the access transistor may be coupled to the gate of the control transistor. Additionally, the first terminal of the control transistor may be coupled to the resistive memory element.
    Type: Grant
    Filed: February 6, 2008
    Date of Patent: June 9, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Publication number: 20080225571
    Abstract: A method and apparatus is disclosed for sensing the resistance state of a Programmable Conductor Random Access Memory (PCRAM) element using complementary PCRAM elements, one holding the resistance state being sensed and the other holding a complementary resistance state. A sense amplifier detects voltages discharging through the high and low resistance elements to determine the resistance state of an element being read.
    Type: Application
    Filed: March 11, 2008
    Publication date: September 18, 2008
    Inventors: Glen Hush, Jake Baker
  • Patent number: 7397689
    Abstract: A system having a memory cell. In certain embodiments, the memory cell includes a resistive memory element, an access transistor having a gate, a first terminal, and a second terminal, and a control transistor having a gate, a first terminal, and a second terminal. The first terminal of the access transistor may be coupled to the resistive memory element, and the gate of the access transistor may be coupled to the gate of the control transistor. Additionally, the first terminal of the control transistor may be coupled to the resistive memory element.
    Type: Grant
    Filed: August 9, 2006
    Date of Patent: July 8, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Publication number: 20080130353
    Abstract: A system having a memory cell. In certain embodiments, the memory cell includes a resistive memory element, an access transistor having a gate, a first terminal, and a second terminal, and a control transistor having a gate, a first terminal, and a second terminal. The first terminal of the access transistor may be coupled to the resistive memory element, and the gate of the access transistor may be coupled to the gate of the control transistor. Additionally, the first terminal of the control transistor may be coupled to the resistive memory element.
    Type: Application
    Filed: February 6, 2008
    Publication date: June 5, 2008
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: JUN LIU, GLEN HUSH, MIKE VIOLETTE, MARK INGRAM
  • Patent number: 7366003
    Abstract: A method and apparatus are disclosed for sensing the resistance state of a resistance-based memory element using complementary resistance-based elements, one holding the resistance state being sensed and the other holding a complementary resistance state. A sense amplifier detects voltages discharging through the high and low resistance elements to determine the resistance state of an element being read.
    Type: Grant
    Filed: June 28, 2006
    Date of Patent: April 29, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Glen Hush, Jake Baker