Patents by Inventor Glen Hush

Glen Hush has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080037317
    Abstract: A system having a memory cell. In certain embodiments, the memory cell includes a resistive memory element, an access transistor having a gate, a first terminal, and a second terminal, and a control transistor having a gate, a first terminal, and a second terminal. The first terminal of the access transistor may be coupled to the resistive memory element, and the gate of the access transistor may be coupled to the gate of the control transistor. Additionally, the first terminal of the control transistor may be coupled to the resistive memory element.
    Type: Application
    Filed: August 9, 2006
    Publication date: February 14, 2008
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Publication number: 20070247895
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Application
    Filed: June 25, 2007
    Publication date: October 25, 2007
    Inventor: Glen Hush
  • Patent number: 7251177
    Abstract: A variable resistance memory sense amplifier has a built-in offset to assist in switching the sense amplifier when a resistive memory cell is in a low resistance state. The built-in offset can be achieved by varying size, threshold voltage, associated capacity or associated resistance of the transistors within the sense amplifier.
    Type: Grant
    Filed: March 24, 2005
    Date of Patent: July 31, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Glen Hush, R. Jacob Baker, John Moore
  • Patent number: 7251154
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Grant
    Filed: August 15, 2005
    Date of Patent: July 31, 2007
    Assignee: Micron Technology, Inc.
    Inventor: Glen Hush
  • Patent number: 7242603
    Abstract: The present invention relates to a method and apparatus for sensing the resistance state of a programmable resistance memory, using complementary memory elements, one holding the resistance state being sensed and the other holding a complementary resistance state. A sense amplifier detects voltages discharging through the resistance elements to determine the resistance state of an element being read.
    Type: Grant
    Filed: September 28, 2005
    Date of Patent: July 10, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Glen Hush, Jake Baker
  • Publication number: 20070127303
    Abstract: An MRAM device having a plurality of MRAM cells formed of a fixed magnetic layer, a second soft magnetic layer and a dielectric layer interposed between the fixed magnetic layer and the soft magnetic layer. The MRAM cells are all formed simultaneously and at least some of the MRAM cells are designed to function as antifuse devices whereby the application of a selected electrical potential can short the antifuse device to thereby affect the functionality of the MRAM device.
    Type: Application
    Filed: January 23, 2007
    Publication date: June 7, 2007
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Mirmajid Seyyedy, Mark Tuttle, Glen Hush
  • Publication number: 20070035990
    Abstract: The invention relates to a method and apparatus providing a memory cell array in which each resistance memory cell is connected in series to a capacitive element. Access transistors are not necessary to perform read and write operations on the memory cell. In one exemplary embodiment, the capacitive element is a capacitor.
    Type: Application
    Filed: August 15, 2005
    Publication date: February 15, 2007
    Inventor: Glen Hush
  • Publication number: 20070029630
    Abstract: The invention relates to interconnects for an integrated circuit memory device. Embodiments of the invention include processes to fabricate interconnects for memory devices in relatively few steps. Embodiments of the invention further include memory devices with metallization layers having unequal pitch dimensions in different areas of the chip, thereby permitting simultaneous fabrication of array electrodes and electrical interconnects in different areas of the chip. This reduces the number of fabrication steps used to make interconnects, thereby speeding up fabrication and reducing production costs.
    Type: Application
    Filed: September 27, 2006
    Publication date: February 8, 2007
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Mirmajid Seyyedy, Glen Hush, Mark Tuttle, Terry Vollman
  • Publication number: 20060245234
    Abstract: A method and apparatus are disclosed for sensing the resistance state of a resistance-based memory element using complementary resistance-based elements, one holding the resistance state being sensed and the other holding a complementary resistance state. A sense amplifier detects voltages discharging through the high and low resistance elements to determine the resistance state of an element being read.
    Type: Application
    Filed: June 28, 2006
    Publication date: November 2, 2006
    Inventors: Glen Hush, Jake Baker
  • Publication number: 20060226761
    Abstract: An apparatus and a method for stabilizing the threshold voltage in an active matrix field emission device are disclosed. The method includes the formation of radiation-blocking elements between a cathodoluminescent display screen of the FED and semiconductor junctions formed on a baseplate of the FED.
    Type: Application
    Filed: December 12, 2005
    Publication date: October 12, 2006
    Inventors: James Hofmann, John Lee, David Cathey, Glen Hush
  • Publication number: 20060186790
    Abstract: An apparatus for stabilizing the threshold voltage in an active matrix field emission device is disclosed. The apparatus includes the formation of radiation-blocking elements between a cathodoluminescent display screen of the FED and semiconductor junctions formed on a baseplate of the FED.
    Type: Application
    Filed: January 11, 2006
    Publication date: August 24, 2006
    Inventors: James Hofmann, John Lee, David Cathey, Glen Hush
  • Publication number: 20060099797
    Abstract: The invention relates to interconnects for an integrated circuit memory device. Embodiments of the invention include processes to fabricate interconnects for memory devices in relatively few steps. Embodiments of the invention further include memory devices with metallization layers having unequal pitch dimensions in different areas of the chip, thereby permitting simultaneous fabrication of array electrodes and electrical interconnects in different areas of the chip. This reduces the number of fabrication steps used to make interconnects, thereby speeding up fabrication and reducing production costs.
    Type: Application
    Filed: December 22, 2005
    Publication date: May 11, 2006
    Inventors: Mirmajid Seyyedy, Glen Hush, Mark Tuttle, Terry Vollman
  • Publication number: 20060083094
    Abstract: A method and apparatus are provided for controlling refresh operations of a dynamic memory device. The temperature of the dynamic memory device is detected. The detected temperature is then used to adjust a refresh rate of the dynamic memory device to compensate for increased leakage at higher temperatures and more closely tailor the timing of the refresh operations to the conditions of the dynamic memory device.
    Type: Application
    Filed: December 7, 2005
    Publication date: April 20, 2006
    Inventors: Manoj Sinha, Glen Hush
  • Patent number: 7002833
    Abstract: A method and apparatus are disclosed for sensing the resistance state of a resistance-based memory element using complementary resistance-based elements, one holding the resistance state being sensed and the other holding a complementary resistance state. A sense amplifier detects voltages discharging through the high and low resistance elements to determine the resistance state of an element being read.
    Type: Grant
    Filed: June 14, 2004
    Date of Patent: February 21, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Glen Hush, Jake Baker
  • Publication number: 20060023532
    Abstract: A method and apparatus is disclosed for sensing the resistance state of a Programmable Conductor Random Access Memory (PCRAM) element using complementary PCRAM elements, one holding the resistance state being sensed and the other holding a complementary resistance state. A sense amplifier detects voltages discharging through the high and low resistance elements to determine the resistance state of an element being read.
    Type: Application
    Filed: September 28, 2005
    Publication date: February 2, 2006
    Inventors: Glen Hush, Jake Baker
  • Patent number: 6954385
    Abstract: A sense circuit for reading a resistance level of a programmable conductor random access memory (PCRAM) cell is provided. A voltage potential difference is introduced across a PCRAM cell by activating an access transistor from a raised rowline voltage. Both a digit line and a digit complement reference line are precharged to a first predetermined voltage. The cell being sensed has the precharged voltage discharged through the resistance of the programmable conductor memory element of the PCRAM cell. A comparison is made of the voltage read at the digit line and at the reference conductor. If the voltage at the digit line is greater than the reference voltage, the cell is read as a high resistance value (e.g., logic HIGH); however, if the voltage measured at the digit line is lower than that of the reference voltage, the cell is read as a low resistance value (e.g., logic LOW).
    Type: Grant
    Filed: August 16, 2004
    Date of Patent: October 11, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Stephen L. Casper, Kevin Duesman, Glen Hush
  • Publication number: 20050190620
    Abstract: An MRAM device having a plurality of MRAM cells formed of a fixed magnetic layer, a second soft magnetic layer and a dielectric layer interposed between the fixed magnetic layer and the soft magnetic layer. The MRAM cells are all formed simultaneously and at least some of the MRAM cells are designed to function as antifuse devices whereby the application of a selected electrical potential can short the antifuse device to thereby affect the functionality of the MRAM device.
    Type: Application
    Filed: May 6, 2005
    Publication date: September 1, 2005
    Inventors: Mirmajid Seyyedy, Mark Tuttle, Glen Hush
  • Patent number: 6937528
    Abstract: A sense circuit and method for reading a resistance level of a programmable conductor memory element are provided. All rows and columns in a given memory array are initially held to the same potential. A desired row line is enabled by bringing it to approximately ground. The difference in voltage potential across a diode circuit of a selected cell activates the diodes and initiates current flow through the desired memory element of the desired cell. A column line associated with the cell is discharged from a precharge value through the diode circuit and memory element. The discharging voltage at the column line is compared with a reference voltage. If the voltage at the column line is greater than the reference voltage, then a high resistance level is detected, and, if the column line voltage is less than the reference voltage, a low resistance level is detected.
    Type: Grant
    Filed: March 5, 2002
    Date of Patent: August 30, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Glen Hush, John Moore
  • Publication number: 20050180208
    Abstract: A variable resistance memory sense amplifier has a built-in offset to assist in switching the sense amplifier when a resistive memory cell is in a low resistance state. The built-in offset can be achieved by varying size, threshold voltage, associated capacity or associated resistance of the transistors within the sense amplifier.
    Type: Application
    Filed: March 24, 2005
    Publication date: August 18, 2005
    Inventors: Glen Hush, R. Baker, John Moore
  • Patent number: 6930944
    Abstract: A delay device is added to the addressing and refreshing circuitry of a DRAM array including DRAM devices less volatile than conventional DRAM devices and, thus, need not be refreshed as often. The delay device is connected to intercept refresh signals generated by a conventional DRAM refresh controller and initiates a refresh cycle after disregarding a predetermined number of refresh signals generated by the refresh controller whose total duration equals the interval by which the less volatile DRAM devices must be refreshed. The delay device also is adapted to power off circuitry needed to address the DRAM devices when the DRAM devices are not being refreshed or otherwise accessed. Additional circuitry is added to selectively power on only specific addressing devices actually needed to address those certain portions of the array being refreshed at that time.
    Type: Grant
    Filed: April 18, 2003
    Date of Patent: August 16, 2005
    Assignee: Micron Technology, Inc.
    Inventor: Glen Hush