Patents by Inventor Hideki Horii

Hideki Horii has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180033826
    Abstract: A variable resistance memory device may include: a first electrode layer; a selection device layer on the first electrode layer, the selection device layer including a chalcogenide switching material consisting essentially of germanium (Ge), selenium (Se), and antimony (Sb), wherein a content of the Ge is less than a content of the Se based on an atomic weight; a second electrode layer on the selection device layer; a variable resistance layer on the second electrode layer, the variable resistance layer including a chalcogenide material; and a third electrode layer on the variable resistance layer.
    Type: Application
    Filed: March 1, 2017
    Publication date: February 1, 2018
    Inventors: Seol Choi, Hideki Horii, Dong-ho Ahn, Seong-geon Park, Dong-jun Seong, Min-kyu Yang, Jung-moo Lee
  • Publication number: 20180026077
    Abstract: A memory device includes a variable resistance layer and a selection device layer electrically connected to the variable resistance layer. The memory device further included a chalcogenide switching material that reduces leakage current and has, for example, a composition according to chemical formula 1 below, [GeXSiY(AsaTe1-a)Z](1-U)[N]U??(1) (where 0.05?X?0.1, 0.15?Y?0.25, 0.7?Z?0.8, X+Y+Z=1, 0.45?a?0.6, and 0.08?U?0.2).
    Type: Application
    Filed: February 1, 2017
    Publication date: January 25, 2018
    Inventors: Zhe Wu, Dong-ho Ahn, Hideki Horii, Soon-oh Park, Jeong-hee Park, Jin-woo Lee, Dong-jun Seong, Seol Choi
  • Publication number: 20170288138
    Abstract: A variable resistance memory device includes a pattern of one or more first conductive lines, a pattern of one or more second conductive lines, and a memory structure between the first and second conductive lines. The pattern of first conductive lines extends in a first direction on a substrate, and the first conductive lines extend in a second direction crossing the first direction. The pattern of second conductive lines extends in the second direction on the first conductive lines, and the second conductive lines extend in the first direction. The memory structure vertically overlaps a first conductive line and a second conductive line. The memory structure includes an electrode structure, an insulation pattern on a central upper surface of the electrode structure, and a variable resistance pattern on an edge upper surface of the electrode structure. The variable resistance pattern at least partially covers a sidewall of the insulation pattern.
    Type: Application
    Filed: November 22, 2016
    Publication date: October 5, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jin-Woo Lee, Soon-Oh Park, Jeong-Hee Park, Hideki Horii
  • Publication number: 20170250222
    Abstract: A variable resistance memory device including a selection pattern; an intermediate electrode contacting a first surface of the selection pattern; a variable resistance pattern on an opposite side of the intermediate electrode relative to the selection pattern; and a first electrode contacting a second surface of the selection pattern and including a n-type semiconductor material, the second surface of the selection pattern being opposite the first surface thereof.
    Type: Application
    Filed: October 17, 2016
    Publication date: August 31, 2017
    Inventors: Zhe WU, Soon-Oh PARK, Jeong-HEE PARK, Dong-Ho AHN, Hideki HORII
  • Publication number: 20170244026
    Abstract: A variable resistance memory device includes a first electrode layer and a selection device layer on the first electrode layer. The selection device layer includes a first chalcogenide material obtained by doping at least one of boron or carbon into a chalcogenide switching material. A second electrode layer is on the selection device layer. A variable resistance layer is on the second electrode layer. The variable resistance layer includes a second chalcogenide material including at least one different element from the chalcogenide switching material. A third electrode layer is on the variable resistance layer.
    Type: Application
    Filed: November 9, 2016
    Publication date: August 24, 2017
    Inventors: ZHE WU, DONG-HO AHN, HIDEKI HORII, JEONG-HEE PARK
  • Publication number: 20170054075
    Abstract: Provided are a semiconductor device and a method of fabricating the same. The semiconductor device may include a selection element, a lower electrode pattern provided on the selection element to include a horizontal portion and a vertical portion; and a phase-changeable pattern on the lower electrode pattern. The vertical portion may extend from the horizontal portion toward the phase-changeable pattern and have a top surface, whose area is smaller than that of a bottom surface of the phase-changeable pattern.
    Type: Application
    Filed: November 7, 2016
    Publication date: February 23, 2017
    Inventors: Hideki Horii, Jeonghee Park, Sugwoo Jung
  • Patent number: 9520556
    Abstract: Provided are a semiconductor device and a method of fabricating the same. The semiconductor device may include a selection element, a lower electrode pattern provided on the selection element to include a horizontal portion and a vertical portion; and a phase-changeable pattern on the lower electrode pattern. The vertical portion may extend from the horizontal portion toward the phase-changeable pattern and have a top surface, whose area is smaller than that of a bottom surface of the phase-changeable pattern.
    Type: Grant
    Filed: June 22, 2015
    Date of Patent: December 13, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hideki Horii, Jeonghee Park, Sugwoo Jung
  • Patent number: 9318700
    Abstract: In a method of manufacturing a phase change memory device, an insulating interlayer having a through opening is formed on a substrate, at least one conformal phase change material layer pattern is formed along the sides of the opening, and a plug-like phase change material pattern having a composition different from that of each conformal phase change material layer pattern is formed on the at least one conformal phase change material layer pattern as occupying a remaining portion of the opening. Energy is applied to the phase change material layer patterns to form a mixed phase change material layer pattern including elements from the conformal and plug-like phase change material layer patterns.
    Type: Grant
    Filed: June 16, 2015
    Date of Patent: April 19, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Zhe Wu, Jeong-Hee Park, Dong-Ho Ahn, Jung-Hwan Park, Jun-Ku Ahn, Sung-Lae Cho, Hideki Horii
  • Publication number: 20160056376
    Abstract: Provided are a semiconductor device and a method of fabricating the same. The semiconductor device may include a selection element, a lower electrode pattern provided on the selection element to include a horizontal portion and a vertical portion; and a phase-changeable pattern on the lower electrode pattern. The vertical portion may extend from the horizontal portion toward the phase-changeable pattern and have a top surface, whose area is smaller than that of a bottom surface of the phase-changeable pattern.
    Type: Application
    Filed: June 22, 2015
    Publication date: February 25, 2016
    Inventors: Hideki Horii, Jeonghee Park, Sugwoo Jung
  • Publication number: 20150364678
    Abstract: In a method of manufacturing a phase change memory device, an insulating interlayer having a through opening is formed on a substrate, at least one conformal phase change material layer pattern is formed along the sides of the opening, and a plug-like phase change material pattern having a composition different from that of each conformal phase change material layer pattern is formed on the at least one conformal phase change material layer pattern as occupying a remaining portion of the opening. Energy is applied to the phase change material layer patterns to form a mixed phase change material layer pattern including elements from the conformal and plug-like phase change material layer patterns.
    Type: Application
    Filed: June 16, 2015
    Publication date: December 17, 2015
    Inventors: ZHE WU, JEONG-HEE PARK, DONG-HO AHN, JUNG-HWAN PARK, JUN-KU AHN, SUNG-LAE CHO, HIDEKI HORII
  • Patent number: 8962438
    Abstract: Provided are a variable resistance memory device and a method of forming the same. The variable resistance memory device may include a substrate, a plurality of bottom electrodes on the substrate, and a first interlayer insulating layer including a trench formed therein. The trench exposes the bottom electrodes and extends in a first direction. The variable resistance memory device further includes a top electrode provided on the first interlayer insulating layer and extending in a second direction crossing the first direction and a plurality of variable resistance patterns provided in the trench and having sidewalls aligned with a sidewall of the top electrode.
    Type: Grant
    Filed: September 20, 2013
    Date of Patent: February 24, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jeonghee Park, Hideki Horii, Hyeyoung Park, Jin Ho Oh, Hyun-Suk Kwon
  • Patent number: 8871559
    Abstract: Provided is a method for fabricating a phase change memory device. The method includes forming a plurality of bottom electrodes on a substrate, forming a first mold layer on the substrate to extend in a first direction where the bottom electrodes are exposed, forming a second mold layer on the substrate, the second mold layer extending in a second direction orthogonal to the first direction to expose parts of the bottom electrodes, forming a phase change material layer on the first and second mold layers to be connected to parts of the bottom electrodes dividing the phase change material layer as a plurality of phase change layers respectively connected to the parts of the bottom electrodes and forming a plurality of top electrodes on the phase change layers.
    Type: Grant
    Filed: June 7, 2011
    Date of Patent: October 28, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hideki Horii, Hyun-Suk Kwon, Hyeyoung Park
  • Patent number: 8735215
    Abstract: An example embodiment relates to a method including forming a bottom electrode and an insulating layer on a substrate, the insulating layer defining a first opening that exposes a portion of the bottom electrode. The method includes forming a variable resistance material pattern, including a plurality of elements, to fill the first opening. The variable resistance material pattern may be doped with a dopant that includes at least one of the plurality of elements in the variable resistance material pattern. The method includes forming a top electrode on the variable resistance material pattern.
    Type: Grant
    Filed: September 23, 2011
    Date of Patent: May 27, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jeong-Hee Park, Man-Sug Kang, Hideki Horii, Hyo-Jung Kim, Jung-Hwan Park
  • Publication number: 20140024195
    Abstract: Provided are a variable resistance memory device and a method of forming the same. The variable resistance memory device may include a substrate, a plurality of bottom electrodes on the substrate, and a first interlayer insulating layer including a trench formed therein. The trench exposes the bottom electrodes and extends in a first direction. The variable resistance memory device further includes a top electrode provided on the first interlayer insulating layer and extending in a second direction crossing the first direction and a plurality of variable resistance patterns provided in the trench and having sidewalls aligned with a sidewall of the top electrode.
    Type: Application
    Filed: September 20, 2013
    Publication date: January 23, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD
    Inventors: JEONGHEE PARK, HIDEKI HORII, HYEYOUNG PARK, JIN HO OH, HYUN-SUK KWON
  • Publication number: 20130299766
    Abstract: A semiconductor memory device includes a first electrode and a second electrode, a variable resistance material pattern including a first element disposed between the first and second electrode, and a first spacer including the first element, the first spacer disposed adjacent to the variable resistance material pattern.
    Type: Application
    Filed: July 9, 2013
    Publication date: November 14, 2013
    Inventors: Doo-Hwan Park, Daehwan Kang, Hideki Horii
  • Patent number: 8581612
    Abstract: A probe card and a test apparatus including the probe card for improving test reliability. The probe card may include a first input terminal Microelectromechanical Systems (MEMS) switch that connects a first input terminal and a first input probe pin, wherein the first input terminal MEMS switch comprises a control portion that receives an operation signal and a connection portion that connects the first input terminal and the first input probe pin. The probe card may further include a first output terminal MEMS switch that connects a first output terminal and a first output probe pin, wherein the first output terminal MEMS switch comprises a control portion that receives the operation signal and a connection portion that connects the first output terminal and the first output probe pin.
    Type: Grant
    Filed: June 17, 2010
    Date of Patent: November 12, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hideki Horii, Young-kuk Kim, Mi-lim Park
  • Patent number: 8580606
    Abstract: A method of forming a resistance variable memory device, the method including forming a diode on a semiconductor substrate; forming a lower electrode on the diode; forming a first insulating film on the lower electrode, the first insulating film having an opening; forming a resistance variable film filling the opening such that the resistance variable film includes an amorphous region adjacent to a sidewall of the opening and a crystalline region adjacent to the lower electrode; and forming an upper electrode on the resistance variable film.
    Type: Grant
    Filed: September 23, 2011
    Date of Patent: November 12, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jeong-Hee Park, Jung-Hwan Park, Hideki Horii, Sung-Lae Cho
  • Patent number: 8552412
    Abstract: Provided are a variable resistance memory device and a method of forming the same. The variable resistance memory device may include a substrate, a plurality of bottom electrodes on the substrate, and a first interlayer insulating layer including a trench formed therein. The trench exposes the bottom electrodes and extends in a first direction. The variable resistance memory device further includes a top electrode provided on the first interlayer insulating layer and extending in a second direction crossing the first direction and a plurality of variable resistance patterns provided in the trench and having sidewalls aligned with a sidewall of the top electrode.
    Type: Grant
    Filed: December 20, 2010
    Date of Patent: October 8, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jeonghee Park, Hideki Horii, Hyeyoung Park, Jin Ho Oh, Hyun-Suk Kwon
  • Patent number: 8299450
    Abstract: A non-volatile memory device includes a lower electrode, a phase-change material layer formed on the lower electrode so as to be electrically connected to the lower electrode, and an upper electrode formed on the phase-change material layer so as to be electrically connected to the phase-change material layer. The phase-change material layer includes a phase-change material including a composition represented by the formula (I)A(IIXIIIYIVZ)(1-A), where I is at least one of As and Se, II is at least one of Ge, Si and Sn, III is at least one of Sb and Bi, and IV is at least one of Te and Se, and where 0.001?A?0.3, 0.001?X?0.3, 0.001?Y?0.8, 0.1?Z?0.8, and X+Y+Z=1.
    Type: Grant
    Filed: February 1, 2010
    Date of Patent: October 30, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-ho Ahn, Hideki Horii, Soon-oh Park, Young-hyun Kim, Heo-ju Shin, Jin-ho Oh
  • Patent number: 8238147
    Abstract: In a program method for a multi-level phase change memory device, multi-level data to be programmed in a selected memory cell is received, and a program signal is applied to the selected memory cell according to the received multi-level data. Herein, a rising time of the program signal is set to be longer than a falling time of the program signal.
    Type: Grant
    Filed: September 11, 2008
    Date of Patent: August 7, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-Soo Bae, Hideki Horii, Jong-Chan Shin