Patents by Inventor Hiroshi Tsuchi

Hiroshi Tsuchi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090109077
    Abstract: Disclosed is a digital-to-analog converter circuit having first to (2×h+1)th reference voltages (where h is a prescribed positive integer) grouped into the following groups: a first reference voltage group comprising h-number of (2×j?1)th (where j is a prescribed positive integer of 1 to h) reference voltages; a second reference voltage group comprising h-number of (2×j)th reference voltages; and a third reference voltage group comprising h-number of (2×j+1)th reference voltages.
    Type: Application
    Filed: October 23, 2008
    Publication date: April 30, 2009
    Applicant: NEC Electronics Corporation
    Inventors: Hiroshi Tsuchi, Noboru Okuzono
  • Patent number: 7508259
    Abstract: Disclosed is a differential amplifier comprising first and second terminals for receiving signals; a third terminal for outputting a signal; first and second differential pairs, each having an input pair and an output pair, said first and second differential pairs being supplied with currents from current sources associated therewith, respectively; a load circuit connected to output pairs of said first and second differential pairs; an amplifier stage for receiving, as an input, a signal of at least one connection node of a connection node pair of said load circuit and output pairs of said first and second differential pairs, said amplifier stage having an output connected to said third terminal; and a connection switching circuit for controlling the switching between a first connection state in which first and second inputs of the input pair of said first differential pair are connected to said first terminal and said third terminal, respectively, and in which first and second inputs of the input pair of sai
    Type: Grant
    Filed: April 25, 2006
    Date of Patent: March 24, 2009
    Assignee: NEC Corporation
    Inventor: Hiroshi Tsuchi
  • Patent number: 7495512
    Abstract: A differential amplifying circuit capable of reducing amplitude-difference deviation over a full range of grayscale voltages inclusive of voltages in the vicinity of power-supply voltage includes first and second differential pairs of mutually different polarities, in which the outputs of the differential pairs are coupled by a coupling stage. One of the first and second differential pairs receives an input signal from an input terminal and a feedback signal from an output terminal at a pair of inputs thereof, and the other differential pair receives reference signals (which may be of the same voltage), which have voltage levels that set the other differential pair transistors to an on-state, at a pair of inputs of the other differential pair.
    Type: Grant
    Filed: December 14, 2006
    Date of Patent: February 24, 2009
    Assignee: NEC Electronics Corporation
    Inventor: Hiroshi Tsuchi
  • Patent number: 7482843
    Abstract: The amplifier includes first and second inverters that form a flip-flop. In this flip-flop, an input of first inverter is connected to an output of the second inverter, and an output of the first inverter is connected to an input of the second inverter. Control terminals of at least one transistors (MN1, MN2) of first and second transistor pairs (MP1, MN1 and MP2, MN2) that constitute first and second inverters, respectively, are connected to inputs of first and second inverters through first and second capacitances (C1, C2), respectively. At resetting, inputs (1, 2) and outputs (OUT, OUTB) of first and second inverters are not mutually cross-connected, wherein a reference signal (VR) is supplied in common to inputs (1, 2) of the first and second inverters. The one transistors (MN1, MN2) are diode-connected. Voltage differences between reference signal (VR) and respective control terminals of the one transistors are stored in the first and second capacitances (C1, C2), respectively.
    Type: Grant
    Filed: March 1, 2007
    Date of Patent: January 27, 2009
    Assignees: NEC Electronics Corporation, NEC Corporation
    Inventors: Hiroshi Tsuchi, Osamu Ishibashi
  • Patent number: 7474138
    Abstract: A level shift circuit operates normally when amplitude of input signal is small and amplitude of output signal is large. First and second terminals receive an input signal and its complementary signal having a first amplitude. Third and fourth terminals output an output signal and its complementary signal having a second amplitude, which is larger than the first amplitude. Output circuit comprises first and second transistors of first polarity respectively connected between first power supply and fourth and third terminals, respectively. Third and fourth transistors of second polarity, respectively, are connected between second power supply and fourth and third terminals, respectively, having control ends connected to the third and the fourth terminals, respectively. First current control circuit controls so that a current driving the fourth terminal flows through the first transistor according to the input signal and the complementary signal of the output signal.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: January 6, 2009
    Assignee: NEC Corporation
    Inventors: Hiroshi Tsuchi, Daigo Miyasaka
  • Publication number: 20080303700
    Abstract: Disclosed is a digital-to-analog conversion circuit in which first and second serial DACs and an amplifier circuit for driving a data line are provided. In a first data period, the first serial DAC converts a first digital signal received in the first data period to a first signal, the second serial DAC holds a signal obtained by converting a digital signal received in a data period one period before the first data period, and the amplifier circuit amplifies and outputs the signal held in the second serial DAC, to the data line. In a second data period following after the first data period, the second serial DAC converts the second digital signal received in a second data period, the first serial DAC holds the first signal converted in the first data period, and an amplifier circuit amplifies and outputs the first signal held in the first serial DAC, to the data line.
    Type: Application
    Filed: June 6, 2008
    Publication date: December 11, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Hiroshi Tsuchi
  • Patent number: 7459967
    Abstract: Disclosed is a multi-level output differential amplifier which includes a first differential pair; a second differential pair; a load circuit commonly connected to output pairs of the first and second differential pairs; first and second current sources for supplying current to the first and second differential pairs, respectively; an amplifier stage for receiving a common output signal of the first and second differential pairs and driving an output terminal by a charging or discharging operation; and a control circuit for controlling changeover of signal inputs to the first and second differential pairs. The data output period includes first and second time periods.
    Type: Grant
    Filed: September 26, 2006
    Date of Patent: December 2, 2008
    Assignee: NEC Corporation
    Inventors: Hiroshi Tsuchi, Masao Iriguchi
  • Publication number: 20080265942
    Abstract: A differential amplifier includes a first differential pair, a second differential pair, a load circuit, connected in common to the first and second differential pairs, and first and second current sources for supplying the current to the first and second differential pairs, and amplifies a signal responsive to a common output signal of the first and second differential pairs. One of differential inputs of the first differential pair is connected to a reference voltage. A data output period includes a first period and a second period. During the first period, voltages of first and second input terminals are input through first and fourth switches in the on-state to differential inputs of the second differential pair. The other of the differential inputs of the first differential pair is connected through a third switch in the on-state to an output terminal. An output voltage is stored in a capacitor C connected to the other differential input of the first differential pair.
    Type: Application
    Filed: July 1, 2008
    Publication date: October 30, 2008
    Applicant: NEC CORPORATION
    Inventor: Hiroshi Tsuchi
  • Patent number: 7443239
    Abstract: A differential amplifying circuit that includes a differential pair and a cascode current mirror circuit that forms the load circuit of this differential pair. The cascode current mirror circuit includes a control-terminal-coupled first transistor pair, and second and third transistor pairs that receive first and second bias signals at coupled control terminals, respectively. The second transistor pair is straight-connected between the first transistor pair and the input end and the output end of the cascode current mirror circuit, and the third transistor pair is cross-connected between the first transistor pair and the input end and the output end of the cascode current mirror circuit. The second and third transistor pairs are controlled so as to each be placed in active and inactive states by changing over voltage values of the first and second bias signals, with control being exercised in such a manner that when one of these transistor pairs is in an active state, the other is in an inactive state.
    Type: Grant
    Filed: January 3, 2007
    Date of Patent: October 28, 2008
    Assignee: NEC Electronics Corporation
    Inventors: Hiroshi Tsuchi, Junichiro Ishii, Kouichi Nishimura
  • Publication number: 20080211703
    Abstract: Disclosed is a data driver including a reference voltage generation circuit that generates and outputs a plurality of reference voltages, a decoder circuit that selects from among the reference voltages n (where n is an integer greater than or equal to two) reference voltages inclusive of reference voltages that may be identical and outputs the n reference voltages from n output terminals thereof, and an amplifying circuit that includes n differential circuits, a feedback resistor, and a resistor. The n output terminals are connected to non-inverting input terminals of the n differential circuits, respectively. The amplifying circuit outputs an output voltage obtained by operating and synthesizing the n reference voltages. One end of the feedback resistor is connected to an output terminal of the amplifying circuit, and the other end is connected to inverting input terminals of the n differential circuits connected in common.
    Type: Application
    Filed: November 1, 2007
    Publication date: September 4, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Hiroshi Tsuchi
  • Publication number: 20080174462
    Abstract: Disclosed is a data driver including a positive-polarity reference voltage generation circuit that outputs positive-polarity reference voltages, a positive-polarity decoder that receives the positive-polarity reference voltages from the positive-polarity reference voltage generation circuit, and selects and outputs at least one positive-polarity reference voltage in accordance with first digital data, a positive-polarity amplifier which includes a first differential units that receives the selected reference voltage selected by the positive-polarity decoder, performs amplification, and outputs a voltage to a first amplifier output terminal, a negative-polarity reference voltage generation circuit that outputs negative-polarity reference voltages, a negative-polarity decoder that receives the negative-polarity reference voltages from the negative-polarity reference voltage generation circuit, and selects and outputs at least one negative-polarity reference voltage in accordance with second digital data, a nega
    Type: Application
    Filed: November 1, 2007
    Publication date: July 24, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Hiroshi Tsuchi
  • Publication number: 20080165168
    Abstract: Disclosed is a differential amplifier which includes first and second input terminals, an output terminal, first and second differential pairs, and first and second current sources for supplying currents to the first and second differential pairs. The first differential pair has first and second inputs of an input pair connected to the first input terminal and the output terminal, respectively. The second differential pair has first and second inputs of an input pair connected to the second input terminal the output terminal, respectively.
    Type: Application
    Filed: March 11, 2008
    Publication date: July 10, 2008
    Applicants: NEC Corporation, NEC Electronics Corporation
    Inventor: Hiroshi TSUCHI
  • Publication number: 20080143658
    Abstract: Disclosed is an output circuit including a connection switch and an operation unit. The connection switch receives first and second voltages from first and second terminals, respectively, selects and outputs the first voltage or the second voltage for first to third intermediate terminals, including selection of the same voltage and switches assignment of the first and second voltages to the first to third intermediate terminals responsive to a connection switching signal. The operation unit receives the voltages assigned to the first to third intermediate terminals and outputs to an output terminal a voltage obtained by performing a predetermined operation on the voltages.
    Type: Application
    Filed: November 7, 2007
    Publication date: June 19, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Junichiro Ishii, Hiroshi Tsuchi
  • Publication number: 20080122820
    Abstract: A gradation potential generation circuit includes a first ladder resistance circuit supplied with a first and a second reference voltages to both ends to generate j number of gradation potentials (j is an integer of 2 or more) and output the generated j number of gradation potentials to j number of first nodes, where the j number of gradation potentials being generated by dividing the first and the second reference voltages, a second ladder resistance circuit to generate k number of gradation potentials out of the j number of gradation potentials (where j>k) generated by the first ladder resistance circuit and k number of switches to supply the k number of gradation potentials generated by the second ladder resistance circuit to k number of first nodes out of the j number of first nodes according to a first control signal.
    Type: Application
    Filed: November 8, 2007
    Publication date: May 29, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Kengo Umeda, Hiroshi Tsuchi
  • Publication number: 20080122776
    Abstract: A multilevel voltage generating circuit includes first and second input nodes provided on a first resistance element and supplied with first and second reference voltages. A current substantially flows in a first specific area for a line between the first and second input nodes based on a difference between the first and second reference voltages. A first group of output nodes are provided for the first resistance element to output a portion of a plurality of level voltages. A first one of the first group of output nodes for one of the plurality of level voltages which is closest to the first reference voltage is provided outside the first specific area. The first output node, the first input node, and the second input node, are arranged on a line on the first resistance element in this order.
    Type: Application
    Filed: November 1, 2007
    Publication date: May 29, 2008
    Applicant: NEC Electronics Corporation
    Inventors: Junichirou Ishii, Hiroshi Tsuchi
  • Publication number: 20080111628
    Abstract: Disclosed is a data driver including a zero compensation resistor connected in series with a phase compensation capacitor between an output node of an input differential amplification stage and an output node of a succeeding amplification stage, and a control circuit that controls to switch a resistance value of the zero compensation resistor. The control circuit switches the resistance value of the zero compensation resistor to a first resistance value or a second resistance value larger than the first resistance value in response to turning off or on of an output switch that controls connection between the output terminal of an amplifying circuit and a data line.
    Type: Application
    Filed: November 7, 2007
    Publication date: May 15, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Hiroshi Tsuchi
  • Publication number: 20080111840
    Abstract: Disclosed is a data receiver circuit including a differential pair having first and second transistors of a first conductivity type, which receives at first and second inputs thereof a binary signal by which data transfer is performed in a differential form, a load circuit composed of first and second diode-connected transistors of a second conductivity type, connected to the first and second inputs of the differential pair, respectively, an output circuit that charges and discharges an output terminal using currents corresponding to currents that flow through the first and second diode-connected transistors of the second conductivity type, respectively, and a current supply circuit with an output current thereof input to at least one of the first and second diode-connected transistors of the second conductivity type.
    Type: Application
    Filed: November 7, 2007
    Publication date: May 15, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Hiroshi Tsuchi
  • Patent number: 7369075
    Abstract: An output circuit, a digital/analog conversion circuit and a display apparatus can reduce the number of required input voltages and the number of transistors to save the necessary area. The output circuit and the digital/analog conversion circuit comprise a selection circuit for receiving as input a plurality of (m) reference voltages having mutually different respective voltage values, selecting two of the voltages according to a selection signal and outputting them and an amplifier circuit for receiving as input the voltages output from the selection circuit at two input terminals T1, T2 and outputting the voltage obtained by interpolating the voltage difference of the two input terminal voltages V(T1), V(T2) to a predetermined ratio. It may alternatively be so arranged that the selection circuit sequentially outputs the selected two voltages and the amplifier circuit sequentially receives as two input the two voltages and outputs the output voltage obtained by interpolation.
    Type: Grant
    Filed: December 15, 2005
    Date of Patent: May 6, 2008
    Assignee: NEC Corporation
    Inventors: Junichirou Ishii, Hiroshi Tsuchi
  • Patent number: 7368990
    Abstract: Disclosed is a differential amplifier which includes first and second input terminals, an output terminal, first and second differential pairs, and first and second current sources for supplying currents to the first and second differential pairs. The first differential pair has first and second inputs of an input pair connected to the first input terminal and the output terminal, respectively. The second differential pair has first and second inputs of an input pair connected to the second input terminal the output terminal, respectively.
    Type: Grant
    Filed: December 16, 2005
    Date of Patent: May 6, 2008
    Assignees: NEC Corporation, NEC Electronics Corporation
    Inventor: Hiroshi Tsuchi
  • Patent number: 7342527
    Abstract: Disclosed is a digital-to-analog converting circuit including: a reference voltage generating circuit for outputting a plurality of reference voltages having voltage values that differ from one another; a data input control circuit for exercising control based upon a control signal so as to output either one of even-numbered bits or odd-numbered bits and then the other of the even-numbered bits or odd-numbered bits from a multiple-bit digital data signal input thereto; a decoder for successively selecting first and second voltages, inclusive of voltages that are identical, from among the plurality of reference voltages, which are output from the reference voltage generating circuit, in accordance with an output signal from the data input control circuit, and outputting the selected first and second voltages successively to the single terminal; and a differential amplifier, receiving the first and second voltages output from the decoder successively from the single terminal, for outputting from an output termi
    Type: Grant
    Filed: April 21, 2006
    Date of Patent: March 11, 2008
    Assignee: Nec Corporation
    Inventor: Hiroshi Tsuchi