Patents by Inventor Hiroyuki Mizuno

Hiroyuki Mizuno has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110199708
    Abstract: In a level conversion circuit mounted in an integrated circuit device using a plurality of high- and low-voltage power supplies, the input to the differential inputs are provided. In a level-down circuit, MOS transistors that are not supplied with 3.3 V between the gate and drain and between the gate and source use a thin oxide layer. In a level-up circuit, a logic operation function is provided.
    Type: Application
    Filed: April 27, 2011
    Publication date: August 18, 2011
    Applicants: RENESAS ELECTRONICS CORPORATION, HITACHI ULSI SYSTEMS CO., LTD.
    Inventors: Kazuo Tanaka, Hiroyuki Mizuno, Rie Nishiyama, Manabu Miyamoto
  • Patent number: 7990208
    Abstract: In a semiconductor integrated circuit device, a circuit block has a first MOS transistor, and a leakage current control circuit having a second MOS transistor and a current source, a source and drain circuit of the second MOS transistor is formed between the power supply line of the circuit block and a voltage point where operating voltage is supplied. This current source is connected to the power supply line and in a first state, the power supply line is driven to a first voltage by the second MOS transistor. In a second state, the power supply line is controlled at a second voltage by current flow in the current source and, the voltage applied across the source and drain of the first MOS transistor in the second state is smaller than the voltage applied across the source and drain of the first MOS transistor in the first state.
    Type: Grant
    Filed: November 10, 2009
    Date of Patent: August 2, 2011
    Assignee: Renesas Electronics Corporation
    Inventors: Hiroyuki Mizuno, Kiyoo Itoh
  • Patent number: 7985958
    Abstract: According to an aspect of the invention, there is provided an electron beam drawing apparatus comprising at least one stage of a deflection amplifier and a deflection unit, a first storage section which stores shot information at a drawing time, a second storage section which stores a correction table indicating a relation between the shot information and an output voltage of the deflection amplifier, and an adjusting section which adjusts an output of the deflection amplifier based on the correction table stored in the second storage section and the shot information stored in the first storage section.
    Type: Grant
    Filed: November 8, 2005
    Date of Patent: July 26, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tetsuro Nakasugi, Kazuo Tawarayama, Hiroyuki Mizuno, Takumi Ota, Noriaki Sasaki, Tatsuhiko Higashiki, Takeshi Koshiba, Shunko Magoshi
  • Publication number: 20110163512
    Abstract: A steel tie rod end includes a shaft portion and first and second fitting portions. A minimum area portion having a small radially cross-sectional area is provided for the shaft portion, and 90% or above of a steel structure of the minimum area portion is formed of martensite or tempered martensite. The surface hardness of the minimum area portion and the average hardness of the radial cross section of the minimum area portion are 600 Hv or below, and the average hardness of the radial cross section of the first fitting portion and the average hardness of the radial cross section of the second fitting portion are 300 Hv or below. A method of manufacturing a steel tie rod end includes a quenching process of heating only a prospective shaft portion by high frequency to an austenitizing temperature and then rapidly cooling the prospective shaft portion by water or cooling medium.
    Type: Application
    Filed: September 7, 2009
    Publication date: July 7, 2011
    Applicants: TOYOTA JIDOSHA KABUSHIKI KAISHA, NIPPON STEEL CORPORATION
    Inventors: Takeshi Komoto, Hitoshi Sakuma, Takashi Hirano, Hiroyuki Mizuno, Shinya Teramoto, Masahiro Toda, Hiromasa Takada, Makoto Okonogi
  • Publication number: 20110133827
    Abstract: A semiconductor integrated circuit device provided with a first circuit block BLK1, a second circuit block DRV1 and a conversion circuit MIO1 for connecting the first circuit block to the second circuit block. The first circuit block includes a first mode for applying a supply voltage and a second mode for shutting off the supply voltage. The conversion circuit is provided with a function for maintaining the potential of an input node of the second circuit block at an operation potential, thereby suppressing a penetrating current flow when the first circuit block is in the second mode. The conversion circuit (MIO1 to MIO4) are commonly used for connecting circuit blocks.
    Type: Application
    Filed: February 3, 2011
    Publication date: June 9, 2011
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventors: Hiroyuki MIZUNO, Yusuke KANNO, Kazumasa YANAGISAWA, Yoshihiko YASU, Nobuhiro OODAIRA
  • Patent number: 7958379
    Abstract: The feature of the present invention consists in: a processor main circuit for executing program instruction strings on a processor chip; a substrate bias switching unit for switching voltages of substrate biases applied to a substrate of the processor main circuit; and an operation mode control unit for controlling, in response to the execution of an instruction to proceed to a stand-by mode in the processor main circuit, the substrate bias switching unit in such a way that the biases are switched over to voltages for the stand-by mode, and for controlling, in response to an interruption of the stand-by release from the outside, the substrate bias switching unit in such a way that the biases are switched over to voltages for a normal mode, and also for releasing, after the bias voltages switched thereto have been stabilized, the stand-by of the processor main circuit to restart the operation.
    Type: Grant
    Filed: December 30, 2008
    Date of Patent: June 7, 2011
    Assignee: Renesas Electronics Corporation
    Inventors: Yonetaro Totsuka, Koichiro Ishibashi, Hiroyuki Mizuno, Osamu Nishii, Kunio Uchiyama, Takanori Shimura, Asako Sekine, Yoichi Katsuki, Susumu Narita
  • Patent number: 7944656
    Abstract: In a level conversion circuit mounted in an integrated circuit device using a plurality of high- and low-voltage power supplies, the input to the differential inputs are provided. In a level-down circuit, MOS transistors that are not supplied with 3.3 V between the gate and drain and between the gate and source use a thin oxide layer. In a level-up circuit, a logic operation function is provided.
    Type: Grant
    Filed: July 8, 2008
    Date of Patent: May 17, 2011
    Assignees: Renesas Electronics Corporation, Hitachi ULSI Systems Co., Ltd.
    Inventors: Kazuo Tanaka, Hiroyuki Mizuno, Rie Nishiyama, Manabu Miyamoto
  • Publication number: 20110025409
    Abstract: A semiconductor integrated circuit device for fast and low power operations, comprising a plurality of circuit blocks of a chip, each of which has a plurality of states with different power consumption values. A power management circuit determines the state of each of the circuit blocks so as not to exceed a maximum power consumption value of the semiconductor integrated circuit device by considering the power consumption of each circuit block and by each state transition in each circuit block. The maximum power consumption value may be preset or adjustable after fabrication.
    Type: Application
    Filed: October 4, 2010
    Publication date: February 3, 2011
    Inventor: Hiroyuki Mizuno
  • Publication number: 20110017176
    Abstract: An abnormality diagnosing system for an internal combustion engine including a first fuel injection valve that injects fuel into a cylinder, and a second fuel injection valve that injects fuel into an intake passage is provided which has a control device controls an injection pattern of the first fuel injection valve and the second fuel injection valve. The control device stores engine operating conditions when an abnormality occurs in the engine, and make a return-to-normal determination as to whether the engine returns to a normal operating state when similar operation conditions that are the same as or within predetermined ranges of the stored operating conditions are established. The injection pattern is selected from patterns in which the fuel is injected solely from the first fuel injection valve, solely from the second fuel injection valve, and from both of the first and second fuel injection valves.
    Type: Application
    Filed: June 24, 2010
    Publication date: January 27, 2011
    Applicant: TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Hiroyuki Mizuno, Naoya Okubo
  • Patent number: 7877188
    Abstract: A control system for an internal combustion engine includes: a fuel amount detector; a smoothing calculation unit that calculates a smooth output value, which is obtained by smoothing an output value of the fuel amount detector in a temporal direction; a continuous low speed condition detection unit that detects a continuous low speed condition in which the vehicle speed remains in the low speed region continuously beyond a predetermined time period; a calculation processing unit that successively calculates a maximum value and a minimum value of the smooth output value; a reference setting unit that updates and stores a reference value in response to the engine stoppage and in accordance with the current minimum value calculated by the calculation processing unit; and a fuel supply determination unit that detects a fuel supply to the fuel tank during the continuous low speed condition.
    Type: Grant
    Filed: May 13, 2009
    Date of Patent: January 25, 2011
    Assignee: Toyota Jidosha Kabushiki Kaisha
    Inventors: Hiroyuki Mizuno, Naoya Okubo
  • Publication number: 20110012180
    Abstract: The semiconductor integrated circuit device employs on the same silicon substrate a plurality of kinds of MOS transistors with different magnitudes of tunnel current flowing either between the source and gate or between the drain and gate thereof. These MOS transistors include tunnel-current increased MOS transistors at least one of which is for use in constituting a main circuit of the device. The plurality of kinds of MOS transistors also include tunnel-current reduced or depleted MOS transistors at least one of which is for use with a control circuit. This control circuit is inserted between the main circuit and at least one of the two power supply units.
    Type: Application
    Filed: July 19, 2010
    Publication date: January 20, 2011
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Nozomu Matsuzaki, Hiroyuki Mizuno, Masashi Horiguchi
  • Publication number: 20100309741
    Abstract: The present invention provides a sense circuit for DRAM memory cell to cover the events that a sense time becomes remarkably longer when a power source voltage is lowered, a sense time under the low voltage condition becomes shorter when temperature rises and a sense time changes to a large extent for fluctuation of processes. The present invention provides the following typical effects. A switch means is provided between the bit line BL and local bit line LBL connected to the memory cells for isolation and coupling of these bit lines. The bit line BL is precharged to the voltage of VDL/2, while the local bit line LBL is precharged to the voltage of VDL. The VDL is the maximum amplitude voltage of the bit line BL. A sense amplifier SA comprises a first circuit including a differential MOS pair having the gate connected to the bit line BL and a second circuit connected to the local bit line LBL for full amplitude amplification and for holding the data.
    Type: Application
    Filed: August 19, 2010
    Publication date: December 9, 2010
    Inventors: HIROYUKI MIZUNO, Takeshi Sakata, Nobuhiro Oodaira, Takao Watanabe, Yusuke Kanno
  • Patent number: 7830204
    Abstract: A semiconductor integrated circuit device for fast and low power operations, comprising a plurality of circuit blocks of a chip, each of which has a plurality of states with different power consumption values. A power management circuit determines the state of each of the circuit blocks so as not to exceed a maximum power consumption value of the semiconductor integrated circuit device by considering the power consumption of each circuit block and by each state transition in each circuit block. The maximum power consumption value may be preset or adjustable after fabrication.
    Type: Grant
    Filed: February 26, 2010
    Date of Patent: November 9, 2010
    Assignee: Renesas Electronics Corporation
    Inventor: Hiroyuki Mizuno
  • Patent number: 7814343
    Abstract: A semiconductor integrated circuit device which consumes less power and enables real-time processing. The semiconductor integrated circuit device includes thermal sensors which detect temperature and determine whether the detection result exceeds reference values and output the result, and a control block capable of controlling the operations of arithmetic blocks based on the output signals of the thermal sensors. The control block returns to an operation state from a suspended state with an interrupt signal based on the output signals of the thermal sensors and determines the operation conditions of the arithmetic blocks to ensure that the temperature conditions of the arithmetic blocks are satisfied. Thereby, power consumption is reduced and real-time processing efficiency is improved.
    Type: Grant
    Filed: November 29, 2006
    Date of Patent: October 12, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Yusuke Kanno, Hiroyuki Mizuno, Naohiko Irie
  • Patent number: 7813156
    Abstract: The present invention provides a sense circuit for DRAM memory cell to cover the events that a sense time becomes remarkably longer when a power source voltage is lowered, a sense time under the low voltage condition becomes shorter when temperature rises and a sense time changes to a large extent for fluctuation of processes. The present invention provides the following typical effects. A switch means is provided between the bit line BL and local bit line LBL connected to the memory cells for isolation and coupling of these bit lines. The bit line BL is precharged to the voltage of VDL/2, while the local bit line LBL is precharged to the voltage of VDL. The VDL is the maximum amplitude voltage of the bit line BL. A sense amplifier SA comprises a first circuit including a differential MOS pair having the gate connected to the bit line BL and a second circuit connected to the local bit line LBL for full amplitude amplification and for holding the data.
    Type: Grant
    Filed: September 30, 2008
    Date of Patent: October 12, 2010
    Assignees: Renesas Technology Corp., Hitachi ULSI Systems Co., Ltd.
    Inventors: Hiroyuki Mizuno, Takeshi Sakata, Nobuhiro Oodaira, Takao Watanabe, Yusuke Kanno
  • Patent number: 7781814
    Abstract: The semiconductor integrated circuit device employs on the same silicon substrate a plurality of kinds of MOS transistors with different magnitudes of tunnel current flowing either between the source and gate or between the drain and gate thereof. These MOS transistors include tunnel-current increased MOS transistors at least one of which is for use in constituting a main circuit of the device. The plurality of kinds of MOS transistors also include tunnel-current reduced or depleted MOS transistors at least one of which is for use with a control circuit. This control circuit is inserted between the main circuit and at least one of the two power supply units.
    Type: Grant
    Filed: May 19, 2008
    Date of Patent: August 24, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Nozomu Matsuzaki, Hiroyuki Mizuno, Masashi Horiguchi
  • Patent number: 7772917
    Abstract: The well voltage of a CMOS circuit having low-threshold-voltage MOSFETs is controlled when the power supply is turned on, during normal operation, and when the supply voltage is cut off. The CMOS circuit can thus operate stably with lower power consumption, because latching-up is reduced when the supply voltage is applied to the CMOS circuit or when the supply voltage is cut off, and subthreshold current is decreased during normal operation.
    Type: Grant
    Filed: March 27, 2009
    Date of Patent: August 10, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Kiyoo Itoh, HIroyuki Mizuno
  • Publication number: 20100182076
    Abstract: A semiconductor integrated circuit device achieving an active state in which a high speed operation is performed and an inactive state in which a low leakage state is retained while an internal logical state is retained, and a transition between the two states can be achieved at high speed with low noise and low power. A power control circuit provided between a first power-supply line for providing a first external power-supply voltage and a second power-supply line for providing a second external power-supply voltage includes an output MOSFET. A constant OFF current flows in the MOSFET even if a gate and a source of the output MOSFET are put in the same voltage, and a threshold voltage of the output MOSFET is smaller than that of an internal circuit MOSFET.
    Type: Application
    Filed: January 18, 2010
    Publication date: July 22, 2010
    Inventors: Hiroyuki MIZUNO, Kiyoo ITOH, Masanao YAMAOKA
  • Publication number: 20100156522
    Abstract: A semiconductor integrated circuit device for fast and low power operations, comprising a plurality of circuit blocks of a chip, each of which has a plurality of states with different power consumption values. A power management circuit determines the state of each of the circuit blocks so as not to exceed a maximum power consumption value of the semiconductor integrated circuit device by considering the power consumption of each circuit block and by each state transition in each circuit block. The maximum power consumption value may be preset or adjustable after fabrication.
    Type: Application
    Filed: February 26, 2010
    Publication date: June 24, 2010
    Inventor: Hiroyuki Mizuno
  • Patent number: 7696813
    Abstract: A semiconductor integrated circuit device for fast and low power operations, comprising a plurality of circuit blocks of a chip, each of which has a plurality of states with different power consumption values. A power management circuit determines the state of each of the circuit blocks so as not to exceed a maximum power consumption value of the semiconductor integrated circuit device by considering the power consumption of each circuit block and by each state transition in each circuit block. The maximum power consumption value may be preset or adjustable after fabrication.
    Type: Grant
    Filed: February 4, 2008
    Date of Patent: April 13, 2010
    Assignee: Renesas Technology Corp.
    Inventor: Hiroyuki Mizuno