Patents by Inventor Hiroyuki Mizuno

Hiroyuki Mizuno has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100078635
    Abstract: As the transfer between a processor LSI and a memory has been increasing year by year, there is a demand for increasing the traffic amount and reducing the power required for communication. With this being the condition, a method of stacking LSIs thereby reducing the communication distance is being contemplated. However, the inventors have found that the reduction of cost in the stacking process and the increase in the degree of freedom of selecting the memory LSI to be stacked are required for a simple stacking of processor LSIs and memory LSIs as so far practiced. An external communication LSI including a circuit for performing the communication with the outside of the stacked LSI at a high rate of more than 1 GHz; a processor LSI including a general purpose CPU etc.; and a memory LSI including a DRAM etc. are stacked in this order and those LSIs are connected with one another with a through silicon via to enable a high speed and high volume communication at a shortest path.
    Type: Application
    Filed: May 14, 2009
    Publication date: April 1, 2010
    Inventors: Yuki Kuroda, Makoto Saen, Hiroyuki Mizuno, Kiyoto Ito
  • Publication number: 20100083011
    Abstract: In a configuration provided with, for example, sixty four pieces of processor cores, an on-chip-memory, a bus commonly connected thereto, and others, the processor cores are operated by a power supply with low voltage and a clock with low frequency, and the bus is operated by a power supply with high voltage and a clock with high frequency. Each of the processor cores is provided with a bus interface and a frequency divider in order to absorb a power supply voltage difference and a frequency difference between the bus and each of them. The frequency divider generates the clock with low frequency from the clock with high frequency, and the bus interface is provided with a level shifting function, a data width converting function, a hand shaking function between the bus and the bus interface, and the like.
    Type: Application
    Filed: May 15, 2009
    Publication date: April 1, 2010
    Inventors: Masafumi ONOUCHI, Hiroyuki Mizuno, Yusuke Kanno, Makoto Saen
  • Publication number: 20100052775
    Abstract: In a semiconductor integrated circuit device, a circuit block has a first MOS transistor, and a leakage current control circuit having a second MOS transistor and a current source, a source and drain circuit of the second MOS transistor is formed between the power supply line of the circuit block and a voltage point where operating voltage is supplied. This current source is connected to the power supply line and in a first state, the power supply line is driven to a first voltage by the second MOS transistor. In a second state, the power supply line is controlled at a second voltage by current flow in the current source and, the voltage applied across the source and drain of the first MOS transistor in the second state is smaller than the voltage applied across the source and drain of the first MOS transistor in the first state.
    Type: Application
    Filed: November 10, 2009
    Publication date: March 4, 2010
    Inventors: Hiroyuki Mizuno, Kiyoo Itoh
  • Publication number: 20100053366
    Abstract: An image processing device includes a white balancing unit configured to perform white balancing on an image signal within a pull-in frame defined by the color temperature of a light source to output the resultant signal, and a control unit configured to, when the white balancing unit performs white balancing on an image signal obtained by capturing an image of a subject illuminated by light emitted from a light emitting device, adjust a region of the pull-in frame on the basis of color information of a light emission signal output from the light emitting device.
    Type: Application
    Filed: August 11, 2009
    Publication date: March 4, 2010
    Applicant: Sony Corporation
    Inventors: Hiroyuki Mizuno, Satoshi Terada
  • Publication number: 20100017775
    Abstract: A semiconductor integrated circuit device having a control signal system for avoiding failure to check an indefinite signal propagation prevention circuit, for facilitating a check included in an automated tool, and for facilitating a power shutdown control inside a chip. In the semiconductor integrated circuit device, power shutdown priorities are provided by independent power domains (Area A to Area I). A method for preventing a power domain having a lower priority from being turned OFF when a circuit having a high priority is turned ON is also provided.
    Type: Application
    Filed: September 24, 2009
    Publication date: January 21, 2010
    Inventors: Yusuke KANNO, Hiroyuki Mizuno, Yoshihiko Yasu, Kenji Hirose, Takahiro Irita
  • Publication number: 20100005324
    Abstract: The feature of the present invention consists in: a processor main circuit for executing program instruction strings on a processor chip; a substrate bias switching unit for switching voltages of substrate biases applied to a substrate of the processor main circuit; and an operation mode control unit for controlling, in response to the execution of an instruction to proceed to a stand-by mode in the processor main circuit, the substrate bias switching unit in such a way that the biases are switched over to voltages for the stand-by mode, and for controlling, in response to an interruption of the stand-by release from the outside, the substrate bias switching unit in such a way that the biases are switched over to voltages for a normal mode, and also for releasing, after the bias voltages switched thereto have been stabilized, the stand-by of the processor main circuit to restart the operation.
    Type: Application
    Filed: December 30, 2008
    Publication date: January 7, 2010
    Inventors: Yonetaro TOTSUKA, Koichiro Ishibashi, Hiroyuki Mizuno, Osamu Nishii, Kunio Uchiyama, Takanori Shimura, Asako Sekine, Yoichi Katsuki, Susumu Narita
  • Publication number: 20090322402
    Abstract: A semiconductor integrated circuit device provided with a first circuit block BLK1, a second circuit block DRV1 and a conversion circuit MIO1 for connecting the first circuit block to the second circuit block. The first circuit block includes a first mode for applying a supply voltage and a second mode for shutting off the supply voltage. The conversion circuit is provided with a function for maintaining the potential of an input node of the second circuit block at an operation potential, thereby suppressing a penetrating current flow when the first circuit block is in the second mode. The conversion circuit (MIO1 to MIO4) are commonly used for connecting circuit blocks.
    Type: Application
    Filed: September 8, 2009
    Publication date: December 31, 2009
    Applicant: RENESAS TECHNOLOGY CORPORATION
    Inventors: Hiroyuki MIZUNO, Yusuke KANNO, Kazumasa YANAGISAWA, Yoshihiko YASU, Nobuhiro OODAIRA
  • Patent number: 7639068
    Abstract: A semiconductor integrated circuit device comprises: a circuit block, a first MOS transistor, a first power line, a second power line, a third power line, and a drive circuit. The first MOS transistor is connected between the first and second power lines. The circuit block is connected between the second and third power lines. The drive circuit controls a voltage supplied to a gate of the first MOS transistor. The first MOS transistor is off in a standby state and on in an operation state. During a shift from the standby state to the operation state and a shift from the operation state to the standby state, the drive circuit changes the voltage supplied to the gate of the first MOS transistor at a first rate, and then, changes the voltage supplied to the gate of the first MOS transistor at a second rate faster than the first rate.
    Type: Grant
    Filed: July 27, 2006
    Date of Patent: December 29, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Hiroyuki Mizuno, Kiyoo Itoh
  • Publication number: 20090287390
    Abstract: A control system for an internal combustion engine includes: a fuel amount detector; a smoothing calculation unit that calculates a smooth output value, which is obtained by smoothing an output value of the fuel amount detector in a temporal direction; a continuous low speed condition detection unit that detects a continuous low speed condition in which the vehicle speed remains in the low speed region continuously beyond a predetermined time period; a calculation processing unit that successively calculates a maximum value and a minimum value of the smooth output value; a reference setting unit that updates and stores a reference value in response to the engine stoppage and in accordance with the current minimum value calculated by the calculation processing unit; and a fuel supply determination unit that detects a fuel supply to the fuel tank during the continuous low speed condition.
    Type: Application
    Filed: May 13, 2009
    Publication date: November 19, 2009
    Applicant: Toyota Jidosha Kabushiki Kaisha
    Inventors: Hiroyuki Mizuno, Naoya Okubo
  • Patent number: 7612601
    Abstract: A semiconductor integrated circuit device provided with a first circuit block BLK1, a second circuit block DRV1 and a conversion circuit MIO1 for connecting the first circuit block to the second circuit block. The first circuit block includes a first mode for applying a supply voltage and a second mode for shutting off the supply voltage. The conversion circuit is provided with a function for maintaining the potential of an input node of the second circuit block at an operation potential, thereby suppressing a penetrating current flow when the first circuit block is in the second mode. The conversion circuit (MIO1 to MIO4) are commonly used for connecting circuit blocks.
    Type: Grant
    Filed: April 13, 2007
    Date of Patent: November 3, 2009
    Assignee: Renesas Technology Corporation
    Inventors: Hiroyuki Mizuno, Yusuke Kanno, Kazumasa Yanagisawa, Yohihiko Yasu, Nobuhiro Oodaira
  • Patent number: 7612391
    Abstract: In a low power consumption mode in which prior data is retained upon power shutdown, the return speed thereof is increased. While use of an existent data retaining flip-flop may be considered, this is not preferred since it increases area overhead such as enlargement of the size of a cell. A power line for data retention for power shutdown is formed with wirings finer than a usual main power line. Preferably, power lines for a data retention circuit are considered as signal lines and wired by automatic placing and mounting. For this purpose, terminals for the power line for data retention are previously designed by providing the terminals therefore for the cell in the same manner as in the existent signal lines. Additional layout for power lines is no longer necessary for the cell, which enables a decrease in the area and design by an existent placing and routing tool.
    Type: Grant
    Filed: September 23, 2008
    Date of Patent: November 3, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Yusuke Kanno, Hiroyuki Mizuno, Naohiko Irie
  • Patent number: 7610572
    Abstract: A semiconductor integrated circuit device having a control signal system for avoiding failure to check an indefinite signal propagation prevention circuit, for facilitating a check included in an automated tool, and for facilitating a power shutdown control inside a chip. In the semiconductor integrated circuit device, power shutdown priorities are provided by independent power domains (Area A to Area I). A method for preventing a power domain having a lower priority from being turned OFF when a circuit having a high priority is turned ON is also provided.
    Type: Grant
    Filed: June 6, 2006
    Date of Patent: October 27, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Yusuke Kanno, Hiroyuki Mizuno, Yoshihiko Yasu, Kenji Hirose, Takahiro Irita
  • Patent number: 7598796
    Abstract: In order to provide a semiconductor IC unit such as a microprocessor, etc., which satisfies both fast operation and lower power consumption properties with its high quality kept, the semiconductor IC unit of the present invention is composed so as to include a main circuit (LOG) provided with transistors, which is formed on a semiconductor substrate, and a substrate bias controlling circuit (VBC) used for controlling a voltage to be applied to the substrate, and the main circuit includes switching transistors (MN1 and MP1) used for controlling a voltage to be applied to the substrate and control signals output from the substrate bias controlling circuit is entered to the gate of each of the switching transistors and the control signal is returned to the substrate bias controlling circuit.
    Type: Grant
    Filed: November 27, 2007
    Date of Patent: October 6, 2009
    Assignee: Renesas Technology Corporation
    Inventors: Hiroyuki Mizuno, Koichiro Ishibashi, Takanori Shimura, Toshihiro Hattori
  • Publication number: 20090206280
    Abstract: The first charged-beam optical system, which is one of the charged-beam optical systems, detects first marks provided on the chips formed in the wafer. The positions of the chips made in the wafer are calculated from position data about the first marks detected. The charged-beam optical systems detect the second mark provided on a stage. The position of the beam generated by each charged-beam optical system is adjusted in accordance with position data about the second mark detected. The charged-beam optical systems are used in accordance with the positions of the chips, to thereby draw a pattern.
    Type: Application
    Filed: January 30, 2009
    Publication date: August 20, 2009
    Inventors: Takeshi KOSHIBA, Tetsuro NAKASUGI, Ryoichi INANAMI, Takumi OTA, Hiroyuki MIZUNO
  • Publication number: 20090179693
    Abstract: The well voltage of a CMOS circuit having low-threshold-voltage MOSFETs is controlled when the power supply is turned on, during normal operation, and when the supply voltage is cut off. The CMOS circuit can thus operate stably with lower power consumption, because latching-up is reduced when the supply voltage is applied to the CMOS circuit or when the supply voltage is cut off, and subthreshold current is decreased during normal operation.
    Type: Application
    Filed: March 27, 2009
    Publication date: July 16, 2009
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Kiyoo Itoh, HIroyuki Mizuno
  • Patent number: 7560975
    Abstract: The well voltage of a CMOS circuit having low-threshold-voltage MOSFETs is controlled when the power supply is turned on, during normal operation, and when the supply voltage is cut off. The CMOS circuit can thus operate stably with lower power consumption, because latching-up is reduced when the supply voltage is applied to the CMOS circuit or when the supply voltage is cut off, and subthreshold current is decreased during normal operation.
    Type: Grant
    Filed: January 5, 2007
    Date of Patent: July 14, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Kiyoo Itoh, Hiroyuki Mizuno
  • Publication number: 20090106541
    Abstract: An electronic processor is provided for use with a memory (2530) having selectable memory areas. The processor includes a memory area selection circuit (MMU) operable to select one of the selectable memory areas at a time, and an instruction fetch circuit (2520, 2550) operable to fetch a target instruction at an address from the selected one of the selectable memory areas.
    Type: Application
    Filed: September 24, 2008
    Publication date: April 23, 2009
    Applicant: Texas Instruments Incorporated
    Inventors: Hiroyuki Mizuno, Yoann Foucher
  • Publication number: 20090095711
    Abstract: A microfabrication apparatus for pressing an original plate including a pattern down on a substrate to transfer the pattern on the substrate includes a first measurement unit for measuring relative positional displacement between the substrate and the plate above the substrate, a position correction unit for correcting relative position between the substrate and the plate such that the pattern is to be transferred on a first predetermined position of the substrate based on the relative positional displacement measured by the first measurement unit, a pressing unit for pressing the plate above the substrate down on the substrate to transfer the pattern on the substrate in a state that the relative positional displacement between the substrate and the plate is corrected by the position correction unit, and a second measurement unit for measuring relative positional relationship between the pattern transferred on the substrate and a pattern previously formed on the substrate.
    Type: Application
    Filed: September 25, 2008
    Publication date: April 16, 2009
    Inventors: Takeshi Koshiba, Yumi Nakajima, Tetsuro Nakasugi, Kazuo Tawarayama, Ikuo Yoneda, Hiroyuki Mizuno
  • Patent number: 7518404
    Abstract: A semiconductor device which includes a frequency-variable oscillation circuit including plural inverters, each of which features a PMOS transistor and a NMOS transistor, a first substrate bias generator including a first phase/frequency compare circuit that compares an output signal from the frequency-variable oscillation circuit with a reference clock signal and generating a first substrate bias voltage in response thereto, the first substrate bias voltage being supplied to substrates of the PMOS transistors in the oscillation circuit, and a second substrate bias generator including a second phase/frequency compare circuit that compares the output signal from the frequency-variable oscillation circuit with the reference clock and generating a second substrate bias voltage in response thereto, the second substrate bias voltage being supplied to substrates of the NMOS transistors in the oscillation circuit.
    Type: Grant
    Filed: January 7, 2008
    Date of Patent: April 14, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Hiroyuki Mizuno, Koichiro Ishibashi, Masayuki Miyazaki
  • Publication number: 20090027097
    Abstract: In a low power consumption mode in which prior data is retained upon power shutdown, the return speed thereof is increased. While use of an existent data retaining flip-flop may be considered, this is not preferred since it increases area overhead such as enlargement of the size of a cell. A power line for data retention for power shutdown is formed with wirings finer than a usual main power line. Preferably, power lines for a data retention circuit are considered as signal lines and wired by automatic placing and mounting. For this purpose, terminals for the power line for data retention are previously designed by providing the terminals therefore for the cell in the same manner as in the existent signal lines. Additional layout for power lines is no longer necessary for the cell, which enables a decrease in the area and design by an existent placing and routing tool.
    Type: Application
    Filed: September 23, 2008
    Publication date: January 29, 2009
    Inventors: Yusuke KANNO, Hiroyuki Mizuno, Naohiko Irie