Patents by Inventor Hung Liao

Hung Liao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200176264
    Abstract: A wafer is polished by performing a chemical reaction to change a property of a first portion of a material layer on the wafer using a first chemical substance. A first rinse is performed to remove the first chemical substance and retard the chemical reaction. A mechanical polishing process is then performed to remove the first portion of the material layer.
    Type: Application
    Filed: February 25, 2019
    Publication date: June 4, 2020
    Inventors: Shen-Nan LEE, Teng-Chun TSAI, Chu-An LEE, Chen-Hao WU, Chun-Hung LIAO, Huang-Lin CHAO
  • Patent number: 10670540
    Abstract: A photolithography method includes dispensing a first liquid onto a first target layer formed over a first wafer through a nozzle at a first distance from the first target layer; capturing an image of the first liquid on the first target layer; patterning the first target layer after capturing the image of the first liquid; comparing the captured image of the first liquid to a first reference image to generate a first comparison result; responsive to the first comparison result, positioning the nozzle and a second wafer such that the nozzle is at a second distance from a second target layer on the second wafer; dispensing a second liquid onto the second target layer formed over the second wafer through the nozzle at the second distance from the second target layer; and patterning the second target layer after dispensing the second liquid.
    Type: Grant
    Filed: December 19, 2018
    Date of Patent: June 2, 2020
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chi-Hung Liao, Wei Chang Cheng
  • Publication number: 20200161100
    Abstract: An apparatus for PVD is provided. The apparatus includes a chamber, a pedestal disposed in the chamber to accommodate a wafer, and a ring. The ring includes a ring body having a first top surface and a second top surface, and a barrier structure disposed between the first top surface and the second top surface. The barrier structure can further include at least a first portion and a second portion separated from each other. The second vertical distance is equal to or greater than the first vertical distance.
    Type: Application
    Filed: October 15, 2019
    Publication date: May 21, 2020
    Inventors: HSIN-LIANG CHEN, WEN-CHIH WANG, CHIA-HUNG LIAO, CHENG-CHIEH CHEN, YI-MING YEH, HUNG-TING LIN, YUNG-YAO LEE
  • Publication number: 20200150546
    Abstract: A method for exposing a wafer substrate includes forming a reticle having a device pattern. A relative orientation between the device pattern and a mask field of an exposure tool is determined based on mask field utilization. The reticle is loaded on the exposure tool. The wafer substrate is rotated based on an orientation of the device pattern. Radiation is projected through the reticle onto the rotated wafer substrate by the exposure tool, thereby imaging the device pattern onto the rotated wafer substrate.
    Type: Application
    Filed: January 10, 2020
    Publication date: May 14, 2020
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Hsueh-Yi CHUNG, Yung-Cheng CHEN, Fei-Gwo TSAI, Chi-Hung LIAO, Shih-Chi FU, Wei-Ti HSU, Jui-Ping CHUANG, Tzong-Sheng CHANG, Kuei-Shun CHEN, Meng-Wei CHEN
  • Publication number: 20200149524
    Abstract: A miniature piezoelectric pump module is provided and includes a piezoelectric pump, a microprocessor, a driving component and a feedback circuit. The piezoelectric pump includes two electrodes and a piezoelectric element and has the best efficiency while operating under an ideal operating voltage. The driving component is electrically connected to the microprocessor and the piezoelectric pump and includes a transform element and an inverting element. The transform element outputs an effective operating voltage to the piezoelectric pump. The inverting element controls the two electrodes to receive the effective operating voltage or to be grounded. The piezoelectric element is subjected to deformation for transporting fluid due to piezoelectric effect. The feedback circuit generates a feedback voltage according to the effective operating voltage.
    Type: Application
    Filed: November 8, 2019
    Publication date: May 14, 2020
    Applicant: Microjet Technology Co., Ltd.
    Inventors: Hao-Jan Mou, Shen-Wen Chen, Shih-Chang Chen, Chun-Hung Liao, Chi-Feng Huang, Yung-Lung Han, Chun-Yi Kuo
  • Patent number: 10651075
    Abstract: A method for semiconductor fabrication includes mounting a wafer onto a first wafer table. The first wafer table includes a first set of pins that support the wafer, the first set of pins having a first pitch between adjacent pins. The method further includes forming a first set of overlay marks on the wafer; and transferring the wafer onto a second wafer table. The second wafer table includes a second set of pins having a second pitch between adjacent pins. The second set of pins are individually and vertically movable, and the second pitch is smaller than the first pitch. The method further includes moving a portion of the second set of pins such that a remaining portion of the second set of pins supports the wafer and the remaining portion has the first pitch between adjacent pins.
    Type: Grant
    Filed: November 27, 2018
    Date of Patent: May 12, 2020
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chi-Hung Liao, Min-Cheng Wu
  • Publication number: 20200135486
    Abstract: The present disclosure provides a method for planarizing a metal-dielectric surface. The method includes: providing a slurry to a first metal-dielectric surface, wherein the first metal-dielectric surface comprises a silicon oxide portion and a metal portion, and wherein the slurry comprises a ceria compound; and performing a chemical mechanical polish (CMP) operation using the slurry to simultaneously remove the silicon oxide portion and the metal portion. The present disclosure also provides a method for planarizing a metal-dielectric surface and a method for manufacturing a semiconductor.
    Type: Application
    Filed: October 25, 2018
    Publication date: April 30, 2020
    Inventors: CHUN-HUNG LIAO, CHUNG-WEI HSU, TSUNG-LING TSAI, CHEN-HAO WU, CHU-AN LEE, SHEN-NAN LEE, TENG-CHUN TSAI, HUANG-LIN CHAO
  • Patent number: 10636702
    Abstract: An interconnect structure and a method of forming the interconnect structure are provided. A dielectric layer and openings therein are formed over a substrate. A conductive seed layer is formed over the top surface and along a bottom and sidewalls of the openings. A conductive fill layer is formed over the seed layer. Metal oxide on the surface of the seed layer may be reduced/removed by a surface pre-treatment. The cleaned surface is covered by depositing fill material over the seed layer without exposing the surface to oxygen. The surface treatment may include a reactive remote plasma clean using hydrogen radicals. If electroplating is used to deposit the fill layer, then the surface treatment may include soaking the substrate in the electrolyte before turning on the electroplating current. Other surface treatments may include active pre-clean (APC) using hydrogen radicals; or Ar sputtering using a metal clean version xT (MCxT) tool.
    Type: Grant
    Filed: November 1, 2018
    Date of Patent: April 28, 2020
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Jung-Tang Wu, Shao Tzu Lien, Chi-Hung Liao, Szu-Hua Wu, Liang-Yueh Ou Yang, Chin-Szu Lee
  • Publication number: 20200126839
    Abstract: A method for semiconductor fabrication includes mounting a wafer onto a first wafer table. The first wafer table includes a first set of pins that support the wafer, the first set of pins having a first pitch between adjacent pins. The method further includes forming a first set of overlay marks on the wafer; and transferring the wafer onto a second wafer table. The second wafer table includes a second set of pins having a second pitch between adjacent pins. The second set of pins are individually and vertically movable, and the second pitch is smaller than the first pitch. The method further includes moving a portion of the second set of pins such that a remaining portion of the second set of pins supports the wafer and the remaining portion has the first pitch between adjacent pins.
    Type: Application
    Filed: December 18, 2019
    Publication date: April 23, 2020
    Inventors: Chi-Hung Liao, Min-Cheng Wu
  • Patent number: 10627727
    Abstract: Embodiments described herein relate to a dynamically controlled lens used in lithography tools. Multiple regions of the dynamic lens can be used to transmit a radiation beam for lithography process. By allowing multiple regions to transmit the radiation beam, the dynamically controlled lens can have an extended life cycle compared to conventional fixed lens. The dynamically controlled lens can be replaced or exchanged at a lower frequency, thus, improving efficiency of the lithography tools and reducing production cost.
    Type: Grant
    Filed: June 13, 2018
    Date of Patent: April 21, 2020
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Yueh Lin Yang, Chi-Hung Liao
  • Publication number: 20200117094
    Abstract: Embodiments described herein provide a lithographic system having two or more lithographic tools connected to a radiation source using two or more variable attenuation units. In some embodiments, the variable attenuation unit reflects a portion of the received light beam to the lithographic tool attached thereto and transmits a remaining portion of the received light beam to the lithographic tools downstream. In some embodiments, the radiation source includes two or more laser sources to provide laser beams with an enhanced power level and which can prevent operation interruption due to laser source maintenances and repair.
    Type: Application
    Filed: December 9, 2019
    Publication date: April 16, 2020
    Inventors: Chi-Hung Liao, Yueh Lin Yang
  • Publication number: 20200117090
    Abstract: A method for forming a photoresist layer includes the following steps. A first photoresist layer is formed on a first wafer provided on a platen. The platen includes a plurality of temperature zones being at a first set of process temperatures. A first etching process is performed on the first wafer to form a first patterned metal layer. A profile variation of the first patterned metal layer with respect to a reference profile is determined. The first set of process temperatures is adjusted to a second set of process temperatures according to the profile variation. A second photoresist layer is formed on a second wafer provided on the platen with the temperature zones being at the second set of process temperatures respectively.
    Type: Application
    Filed: December 16, 2019
    Publication date: April 16, 2020
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chi-Hung Liao, Wei-Chang Cheng
  • Patent number: 10618085
    Abstract: Embodiments of the present disclosure relate to apparatus and methods for cleaning an exhaust path of a semiconductor process tool. One embodiment provides an exhaust pipe section and a pipe cleaning assembly connected between a semiconductor process tool and a factory exhaust. The pipe cleaning assembly includes a residue remover disposed in the exhaust pipe section. The residue remover is operable to move in the exhaust pipe section to dislodge accumulated materials from an inner surface of the exhaust pipe section.
    Type: Grant
    Filed: May 31, 2017
    Date of Patent: April 14, 2020
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Wei Chang Cheng, Cheng-Kuang Chen, Chi-Hung Liao
  • Patent number: 10613444
    Abstract: A semiconductor apparatus includes a light source, a reflection mirror, and a heat exchanger. The reflection mirror has a reflection surface configured to reflect a light of the light source and a channel behind the reflection surface. The heat exchanger is connected to the channel and configured to circulate a working fluid in the channel.
    Type: Grant
    Filed: August 28, 2018
    Date of Patent: April 7, 2020
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chi-Hung Liao, Min-Cheng Wu
  • Publication number: 20200103744
    Abstract: A mask includes a substrate, a light-reflecting structure, a patterned layer, and a plurality of bumps. The substrate has a first surface and a second surface. The light-reflecting structure is located on the first surface of the substrate. The patterned layer is located on the light-reflecting structure. The bumps are located on the second surface of the substrate. The bumps define a plurality of voids therebetween and protrude in a direction away from the second surface of the substrate.
    Type: Application
    Filed: January 23, 2019
    Publication date: April 2, 2020
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chi-Hung LIAO, Yueh-Lin YANG
  • Publication number: 20200105593
    Abstract: An interconnect structure and a method of forming the interconnect structure are provided. A dielectric layer and openings therein are formed over a substrate. A conductive seed layer is formed over the top surface and along a bottom and sidewalls of the openings. A conductive fill layer is formed over the seed layer. Metal oxide on the surface of the seed layer may be reduced/removed by a surface pre-treatment. The cleaned surface is covered by depositing fill material over the seed layer without exposing the surface to oxygen. The surface treatment may include a reactive remote plasma clean using hydrogen radicals. If electroplating is used to deposit the fill layer, then the surface treatment may include soaking the substrate in the electrolyte before turning on the electroplating current. Other surface treatments may include active pre-clean (APC) using hydrogen radicals; or Ar sputtering using a metal clean version xT (MCxT) tool.
    Type: Application
    Filed: November 1, 2018
    Publication date: April 2, 2020
    Inventors: Jung-Tang Wu, Shao Tzu Lien, Chi-Hung Liao, Szu-Hua Wu, Liang-Yueh Ou Yang, Chin-Szu Lee
  • Publication number: 20200105710
    Abstract: Embodiments of mechanisms for forming a package are provided. The package includes a substrate and a contact pad formed on the substrate. The package also includes a conductive pillar bonded to the contact pad through solder formed between the conductive pillar and the contact pad. The solder is in direct contact with the conductive pillar.
    Type: Application
    Filed: December 4, 2019
    Publication date: April 2, 2020
    Inventors: Yeong-Jyh Lin, Hsin-Hung Liao, Chien-Ling Hwang, Bor-Ping Jang, Hsiao-Chung Liang, Chung-Shi Liu
  • Publication number: 20200105689
    Abstract: A semiconductor device and a manufacturing method thereof are provided. The semiconductor device includes a first semiconductor die, at least one first conductive connector disposed beside the first semiconductor die and electrically coupled to the first semiconductor die, an insulating encapsulation laterally encapsulating the first semiconductor die and the at least one first conductive connector, and a redistribution structure disposed on the insulating encapsulation and being in contact with the first semiconductor die and the at least one first conductive connector. A thickness of the at least one first conductive connector is less than a thickness of the insulating encapsulation.
    Type: Application
    Filed: March 5, 2019
    Publication date: April 2, 2020
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chien-Ling Hwang, Ching-Hua Hsieh, Hsin-Hung Liao, Sung-Yueh Wu
  • Publication number: 20200103765
    Abstract: A method of lithography includes obtaining a profile of a single field of a substrate that having a photoresist layer thereon, in which the profile includes a first feature and a second feature having different heights. A depth of focus distribution map is generated according to the profile. A project lens is tuned based on the generated depth of focus distribution map, such that the project lens provides a first focus length in a first project pixel of the project lens and a second focus length in a second project pixel of the project lens, wherein the first focus length and the second focus lengths. The single field of the substrate is exposed by using the tuned project lens.
    Type: Application
    Filed: September 27, 2018
    Publication date: April 2, 2020
    Inventors: Chi-Hung LIAO, Min-Cheng WU
  • Publication number: 20200090983
    Abstract: A method of manufacturing a semiconductor structure includes: forming a dielectric layer over a conductive layer; removing a portion of the dielectric layer to form an opening exposing a portion of the conductive layer; filling a ruthenium-containing material in the opening and in contact with the dielectric layer; and polishing the ruthenium-containing material using a slurry including an abrasive and an oxidizer selected from the group consisting of hydrogen peroxide (H2O2), potassium periodate (KIO4), potassium iodate (KIO3), potassium permanganate (KMnO4), iron(III) nitrate (FeNO3) and a combination thereof.
    Type: Application
    Filed: September 13, 2018
    Publication date: March 19, 2020
    Inventors: Shen-Nan LEE, Teng-Chun TSAI, Chen-Hao WU, Chu-An LEE, Chun-Hung LIAO, Tsung-Ling TSAI