Patents by Inventor Jae-Hoon Jang

Jae-Hoon Jang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190074292
    Abstract: Provided is a vertical non-volatile memory device having a metal source line. The vertical non-volatile memory device includes cell string units that are formed on first portions of a semiconductor substrate and are vertically arranged with respect to a surface of the semiconductor substrate, impurity regions formed on second portions of the semiconductor substrate between the cell string units, conductive lines formed on the impurity regions, and spacers that are formed on the sidewalls of the cell string units and insulate the conductive lines from the cells string units.
    Type: Application
    Filed: November 1, 2018
    Publication date: March 7, 2019
    Inventors: SUNG-MIN HWANG, Han-Soo Kim, Won-Seok Cho, Jae-Hoon Jang
  • Publication number: 20190067321
    Abstract: A vertical memory device includes a substrate including a cell array region and a connection region adjacent to the cell array region, a plurality of gate electrode layers stacked on the cell array region and the connection region of the substrate, a channel structure on the cell array region and extending in a direction perpendicular to an upper surface of the substrate while penetrating through the plurality of gate electrode layers, a dummy channel structure on the connection region and extending in the direction perpendicular to the upper surface of the substrate while penetrating through at least a portion of the plurality of gate electrode layers, and a support insulating layer between a portion of the plurality of gate electrode layers and the dummy channel structure. The plurality of gate electrode form a stepped structure on the connection region.
    Type: Application
    Filed: April 2, 2018
    Publication date: February 28, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Moon Kyu SONG, Ki Yoon Kang, Jae Hoon Jang
  • Publication number: 20190043886
    Abstract: A memory device includes a plurality of gate electrode layers stacked on a substrate, a plurality of channel layers penetrating the plurality of gate electrode layers, a gate insulating layer between the plurality of gate electrode layers and the plurality of channel layers, and a common source line on the substrate adjacent to the gate electrode layers. The common source line includes a first part and a second part that are alternately arranged in a first direction and have different heights in a direction vertical to a top surface of the substrate. The gate insulating layer includes a plurality of vertical parts and a horizontal part. The plurality of vertical parts surrounds corresponding ones of the plurality of channel layers. The horizontal part extends parallel to a top surface of the substrate.
    Type: Application
    Filed: October 2, 2018
    Publication date: February 7, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kwang Soo KIM, Shin Hwan KANG, Jae Hoon JANG, Kohji KANAMORI
  • Patent number: 10199116
    Abstract: Nonvolatile memory devices, operating methods thereof, and memory systems including the same. A nonvolatile memory device may include a memory cell array and a word line driver. The memory cell array may include a plurality of memory cells. The word line driver may be configured to apply word line voltages to a plurality of word lines connected to the plurality of memory cells, respectively. Magnitudes of the word line voltages may be determined according to locations of the plurality of word lines.
    Type: Grant
    Filed: July 31, 2017
    Date of Patent: February 5, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sun-Il Shim, Jae-Hoon Jang, Donghyuk Chae, Youngho Lim, Hansoo Kim, Jaehun Jeong
  • Publication number: 20190017133
    Abstract: The invention relates to a steel sheet for tool, and method for manufacturing thereof. An embodiment of the present invention is a steel sheet for a tool comprising 0.4 to 0.6 wt % of C, 0.05 to 0.5 wt % of Si, 0.1 to 1.5 wt % of Mn, 0.05 to 0.5 wt % of V, 0.1 to 2.0 wt % of at least of one or two components selected from the group comprising Ni, Cr, Mo, and combinations thereof, and the balance of Fe and inevitable impurities, with respect to 100 wt % of the total steel sheet, and provides a steel sheet for a tool of which the deviation of Rockwell hardness by the position in the width direction is within 5 HRC, and the ratio of those having a wave height in the longitudinal direction within 20 cm is 90% or more with respect to the wave height per 1 m of the steel sheet comprising the central portion in the longitudinal direction of the steel sheet for a tool.
    Type: Application
    Filed: June 29, 2016
    Publication date: January 17, 2019
    Applicant: POSCO
    Inventors: Kyong Su PARK, Jae Hoon JANG
  • Publication number: 20180374869
    Abstract: A semiconductor device includes a plurality of channel structures on a substrate, each channel structure extending in a first direction perpendicular to the substrate, and having a gate insulating layer and a channel layer, a common source extension region including a first semiconductor layer having an n-type conductivity between the substrate and the channel structures, a plurality of gate electrodes on the common source extension region and spaced apart from each other on a sidewall of each of the channel structures in the first direction, and a common source region on the substrate in contact with the common source extension region and including a second semiconductor layer having an n-type conductivity, wherein the gate insulating layer of each of the channel structures extends to cover an upper surface and at least a portion of a bottom surface of the common source extension region.
    Type: Application
    Filed: May 31, 2018
    Publication date: December 27, 2018
    Inventors: Kwang-soo KIM, Yong-seok KIM, Tae-hun KIM, Min-kyung BAE, Jae-hoon JANG, Kohji KANAMORI
  • Patent number: 10147739
    Abstract: Provided is a vertical non-volatile memory device having a metal source line. The vertical non-volatile memory device includes cell string units that are formed on first portions of a semiconductor substrate and are vertically arranged with respect to a surface of the semiconductor substrate, impurity regions formed on second portions of the semiconductor substrate between the cell string units, conductive lines formed on the impurity regions, and spacers that are formed on the sidewalls of the cell string units and insulate the conductive lines from the cells string units.
    Type: Grant
    Filed: May 10, 2017
    Date of Patent: December 4, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung-Min Hwang, Han-Soo Kim, Won-Seok Cho, Jae-Hoon Jang
  • Patent number: 10134752
    Abstract: A memory device includes a plurality of gate electrode layers stacked on a substrate, a plurality of channel layers penetrating the plurality of gate electrode layers, a gate insulating layer between the plurality of gate electrode layers and the plurality of channel layers, and a common source line on the substrate adjacent to the gate electrode layers. The common source line includes a first part and a second part that are alternately arranged in a first direction and have different heights in a direction vertical to a top surface of the substrate. The gate insulating layer includes a plurality of vertical parts and a horizontal part. The plurality of vertical parts surrounds corresponding ones of the plurality of channel layers. The horizontal part extends parallel to a top surface of the substrate.
    Type: Grant
    Filed: December 29, 2016
    Date of Patent: November 20, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwang Soo Kim, Shin Hwan Kang, Jae Hoon Jang, Kohji Kanamori
  • Patent number: 10103165
    Abstract: A memory device includes a gate structure including a plurality of gate electrode layers stacked on an upper surface of a substrate, a plurality of vertical holes extending in a direction perpendicular to the upper surface of the substrate to penetrate through the gate structure, and a plurality of vertical structures in the plurality of vertical holes, respectively, each vertical structure of the plurality of vertical structures including an embedded insulating layer, and a plurality of channel layers separated from each other, the plurality of channel layers being outside the embedded insulating layer.
    Type: Grant
    Filed: April 7, 2017
    Date of Patent: October 16, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young Hwan Son, Won Chul Jang, Dong Seog Eun, Jae Hoon Jang
  • Publication number: 20180226423
    Abstract: In one embodiment, the semiconductor device includes a stack of alternating interlayer insulating layers and conductive layers on a substrate. Each of the conductive layers extends in a first direction less than a previous one of the conductive layers to define a landing portion of the previous one of the conductive layers. An insulating plug is in one of the conductive layers under one of the landing portions, and a contact plug extends from an upper surface of the one of the landing portions.
    Type: Application
    Filed: April 5, 2018
    Publication date: August 9, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Shin-hwan KANG, Young-hwan SON, Dong-seog EUN, Chang-sup LEE, Jae-hoon JANG
  • Publication number: 20180172520
    Abstract: Provided is a temperature sensor patch including: a base material having a lower surface that is an adhesive surface; a temperature sensor layer arranged on the base material, and including a temperature sensor at a side thereof and a connection terminal connected to the temperature sensor at the other side thereof; a cover layer configured to cover the temperature sensor layer and including a first opening exposing the connection terminal; and a module holder disposed inside the first opening, wherein a portion of the temperature sensor layer, where the connection terminal is arranged, is disposed on the module holder.
    Type: Application
    Filed: July 17, 2017
    Publication date: June 21, 2018
    Applicant: Haesung DS CO., Ltd.
    Inventors: Jae Hoon JANG, Ho Sang YU, Jin Woo LEE
  • Publication number: 20180175050
    Abstract: A vertical non-volatile memory device includes a lower insulating layer on a substrate, a multilayer structure including gate electrodes and interlayer insulating layers alternately stacked on the lower insulating layer, a gate dielectric layer and a channel structure, and has an opening extending through the multilayer structure and exposing the lower insulating layer. The opening includes a first open portion extending through at least one layer of the multilayer structure at a first width, and a second open portion extending through the multilayer structure at a second width less than the first width. The gate dielectric layer lines the opening, and the channel structure is disposed on the gate dielectric layer and is electrically connected to the substrate.
    Type: Application
    Filed: June 30, 2017
    Publication date: June 21, 2018
    Inventors: YOUNG-HWAN SON, JAE-HOON JANG, JEE-HOON HAN
  • Patent number: 9991271
    Abstract: In one embodiment, the semiconductor device includes a stack of alternating interlayer insulating layers and conductive layers on a substrate. Each of the conductive layers extends in a first direction less than a previous one of the conductive layers to define a landing portion of the previous one of the conductive layers. An insulating plug is in one of the conductive layers under one of the landing portions, and a contact plug extends from an upper surface of the one of the landing portions.
    Type: Grant
    Filed: November 8, 2016
    Date of Patent: June 5, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Shin-hwan Kang, Young-hwan Son, Dong-seog Eun, Chang-sup Lee, Jae-hoon Jang
  • Patent number: 9966115
    Abstract: A vertical non-volatile memory device includes a substrate, and a first stack of word lines and a second stack of word lines extending in a first direction on the substrate and separated from each other in a second direction perpendicular to the first direction. The device further includes first array lines extending in the second direction on the first and the second stack, and connected to word lines of the first and the second stack through at least two of first via contacts in a same level. The device further include first word select lines being in a same level and extending in the first direction, and connected to each of the first array lines through at least one of second via contacts. Ends of each of the first and the second stack have a form of stairs on the substrate.
    Type: Grant
    Filed: May 3, 2017
    Date of Patent: May 8, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Min Hwang, Han-Soo Kim, Won-Seok Cho, Jae-Hoon Jang, Sun-Il Shim, Jae-Hun Jeong, Ki-Hyun Kim
  • Patent number: 9881934
    Abstract: Provided is a vertical non-volatile memory device having a metal source line. The vertical non-volatile memory device includes cell string units that are formed on first portions of a semiconductor substrate and are vertically arranged with respect to a surface of the semiconductor substrate, impurity regions formed on second portions of the semiconductor substrate between the cell string units, conductive lines formed on the impurity regions, and spacers that are formed on the sidewalls of the cell string units and insulate the conductive lines from the cells string units.
    Type: Grant
    Filed: September 24, 2014
    Date of Patent: January 30, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung-min Hwang, Han-soo Kim, Won-seok Cho, Jae-hoon Jang
  • Publication number: 20180019257
    Abstract: A memory device includes a gate structure including a plurality of gate electrode layers stacked on an upper surface of a substrate, a plurality of vertical holes extending in a direction perpendicular to the upper surface of the substrate to penetrate through the gate structure, and a plurality of vertical structures in the plurality of vertical holes, respectively, each vertical structure of the plurality of vertical structures including an embedded insulating layer, and a plurality of channel layers separated from each other, the plurality of channel layers being outside the embedded insulating layer.
    Type: Application
    Filed: April 7, 2017
    Publication date: January 18, 2018
    Inventors: Young Hwan SON, Won Chul JANG, Dong Seog EUN, Jae Hoon JANG
  • Publication number: 20170373089
    Abstract: A memory device includes a plurality of gate electrode layers stacked on a substrate, a plurality of channel layers penetrating the plurality of gate electrode layers, a gate insulating layer between the plurality of gate electrode layers and the plurality of channel layers, and a common source line on the substrate adjacent to the gate electrode layers. The common source line includes a first part and a second part that are alternately arranged in a first direction and have different heights in a direction vertical to a top surface of the substrate. The gate insulating layer includes a plurality of vertical parts and a horizontal part. The plurality of vertical parts surrounds corresponding ones of the plurality of channel layers. The horizontal part extends parallel to a top surface of the substrate.
    Type: Application
    Filed: December 29, 2016
    Publication date: December 28, 2017
    Inventors: Kwang Soo KIM, Shin Hwan KANG, Jae Hoon JANG, Kohji KANAMORI
  • Patent number: D833305
    Type: Grant
    Filed: May 26, 2017
    Date of Patent: November 13, 2018
    Assignee: Haesung DS CO., LTD.
    Inventors: Jae Hoon Jang, Ho Sang Yu, Jin Woo Lee
  • Patent number: D833306
    Type: Grant
    Filed: May 30, 2017
    Date of Patent: November 13, 2018
    Assignee: Haesung DS CO., LTD.
    Inventors: Jae Hoon Jang, Ho Sang Yu, Jin Woo Lee
  • Patent number: D842136
    Type: Grant
    Filed: May 26, 2017
    Date of Patent: March 5, 2019
    Assignee: Haesung DS CO., LTD.
    Inventors: Jae Hoon Jang, Ho Sang Yu, Jin Woo Lee