Patents by Inventor Je-Hun Lee

Je-Hun Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140219149
    Abstract: Provided is an access point (AP) for providing wireless communication to a plurality of stations (STAs), the AP including a type determiner to determine a type of each of the plurality of STAs, and an association identification (AID) allocator to allocate AIDs to the plurality of STAs, respectively, based on the determined type such that AIDs corresponding to an identical type among the allocated AIDs are clustered.
    Type: Application
    Filed: January 27, 2014
    Publication date: August 7, 2014
    Applicant: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Hong Soog KIM, Je Hun LEE, Sok Kyu LEE
  • Patent number: 8796675
    Abstract: A TFT array substrate includes a semiconductive oxide layer disposed on an insulating substrate and including a channel portion, a gate electrode overlapping the semiconductive oxide layer, a gate insulating layer interposed between the semiconductive oxide layer and the gate electrode, and a passivation layer disposed on the semiconductive oxide layer and the gate electrode. At least one of the gate insulating layer and the passivation layer includes an oxynitride layer, and the oxynitride layer has a higher concentration of oxygen than that of nitrogen in a location of the oxynitride layer closer to the semiconductive oxide layer.
    Type: Grant
    Filed: September 13, 2012
    Date of Patent: August 5, 2014
    Assignee: Samsung Display Co., Ltd.
    Inventors: Je-Hun Lee, Ki-Won Kim, Do-Hyun Kim, Woo-Geun Lee, Kap-Soo Yoon
  • Publication number: 20140209903
    Abstract: A thin film transistor panel includes an insulating substrate, a gate insulating layer disposed on the insulating substrate, an oxide semiconductor layer disposed on the gate insulating layer, an etch stopper disposed on the oxide semiconductor layer, and a source electrode and a drain electrode disposed on the etch stopper.
    Type: Application
    Filed: March 31, 2014
    Publication date: July 31, 2014
    Applicant: Samsung Display Co., Ltd.
    Inventors: Pil-Sang YUN, Ki-Won KIM, Hye-Young RYU, Woo-Geun LEE, Seung-Ha CHOI, Jae-Hyoung YOUN, Kyoung-Jae CHUNG, Young-Wook LEE, Je-Hun LEE, Kap-Soo YOON, Do-Hyun KIM, Dong-Ju YANG, Young-Joo CHOI
  • Publication number: 20140167054
    Abstract: The present invention provides a thin film transistor array panel comprising an insulating substrate; a gate line formed on the insulating substrate; a gate insulating layer formed on the gate line; a drain electrode and a data line having a source electrode formed on the gate insulating layer, the drain electrode being adjacent to the source electrode with a gap therebetween; and a pixel electrode coupled to the drain electrode, wherein at least one of the gate line, the data line, and the drain electrode comprises a first conductive layer comprising a conductive oxide and a second conductive layer comprising copper (Cu).
    Type: Application
    Filed: January 27, 2014
    Publication date: June 19, 2014
    Applicant: SAMSUNG DISPLAY CO., LTD.
    Inventors: Je Hun LEE, Yang Ho BAE, Beom-Seok CHO, Chang Oh JEONG
  • Publication number: 20140167038
    Abstract: The inventive concept relates to a thin film transistor and a thin film transistor array panel and, in detail, relates to a thin film transistor including an oxide semiconductor. A thin film transistor according to an exemplary embodiment of the inventive concept includes: a gate electrode; a gate insulating layer positioned on or under the gate electrode; a first semiconductor and a second semiconductor that overlap the gate electrode with the gate insulating layer interposed therebetween, the first semiconductor and the second semiconductor contacting each other; a source electrode connected to the second semiconductor; and a drain electrode connected to the second semiconductor and facing the source electrode, wherein the second semiconductor includes gallium (Ga) that is not included in the first semiconductor, and a content of gallium (Ga) in the second semiconductor is greater than 0 at. % and less than or equal to about 33 at. %.
    Type: Application
    Filed: February 12, 2014
    Publication date: June 19, 2014
    Applicant: KABUSHIKI KAISHA KOBE SEIKO SHO (Kobe Steel, Ltd.)
    Inventors: Byung Du AHN, Ji Hun LIM, Gun Hee KIM, Kyoung Won LEE, Je Hun LEE, HIROSHI GOTO, AYA MIKI, SHINYA MORITA, TOSHIHIRO KUGIMIYA, Yeon Hong KIM, Yeon Gon MO, Kwang Suk KIM
  • Patent number: 8743307
    Abstract: A display device includes a first substrate, a gate line disposed on the first substrate and including a gate electrode, a gate insulating layer disposed on the gate line, a semiconductor layer disposed on the gate insulating layer, a data line disposed on the semiconductor layer and connected to a source electrode, a drain electrode disposed on the semiconductor layer and facing the source electrode and a passivation layer disposed on the data line, in which the semiconductor layer is formed of an oxide semiconductor including indium, tin, and zinc. The indium is present in an amount of about 5 atomic percent (at %) to about 50 at %, and a ratio of the zinc to the tin is about 1.38 to about 3.88.
    Type: Grant
    Filed: June 7, 2012
    Date of Patent: June 3, 2014
    Assignees: Samsung Display Co, Ltd., Kobe Steel, Ltd.
    Inventors: Jae Woo Park, Je Hun Lee, Byung Du Ahn, Sei-Yong Park, Jun Hyun Park, Gun Hee Kim, Ji Hun Lim, Kyoung Won Lee, Toshihiro Kugimiya, Aya Miki, Shinya Morita, Tomoya Kishi, Hiroaki Tao, Hiroshi Goto
  • Patent number: 8735890
    Abstract: In a display substrate and a method of manufacturing the display substrate, the display substrate includes a data line, a channel pattern, an insulating pattern and a pixel electrode. The data line extends in a direction on a base substrate. The channel pattern is disposed in a separate region between an input electrode connected to the data line and an output electrode spaced apart from the input electrode. The channel pattern makes contact with the input electrode and the output electrode on the input and output electrodes. The insulating pattern is spaced apart from the channel pattern on the base substrate and includes a contact hole exposing the output electrode. The pixel electrode is formed on the insulating pattern to make contact with the output electrode through the contact hole. Thus, a damage of the oxide semiconductor layer may be minimized and a manufacturing process may be simplified.
    Type: Grant
    Filed: December 16, 2011
    Date of Patent: May 27, 2014
    Assignee: Samsung Display Co., Ltd.
    Inventors: Ki-Won Kim, Je-Hun Lee, Sung-Haeng Cho, Woo-Geun Lee, Kap-Soo Yoon, Do-Hyun Kim, Seung-Ha Choi
  • Patent number: 8723179
    Abstract: A thin film transistor panel includes an insulating substrate, a gate insulating layer disposed on the insulating substrate, an oxide semiconductor layer disposed on the gate insulating layer, an etch stopper disposed on the oxide semiconductor layer, and a source electrode and a drain electrode disposed on the etch stopper.
    Type: Grant
    Filed: December 1, 2010
    Date of Patent: May 13, 2014
    Assignee: Samsung Display Co., Ltd.
    Inventors: Pil-Sang Yun, Ki-Won Kim, Hye-Young Ryu, Woo-Geun Lee, Seung-Ha Choi, Jae-Hyoung Youn, Kyoung-Jae Chung, Young-Wook Lee, Je-Hun Lee, Kap-Soo Yoon, Do-Hyun Kim, Dong-Ju Yang, Young-Joo Choi
  • Patent number: 8717956
    Abstract: A method for adaptively performing power saving in a station of a wireless communication system includes: receiving first power-save capability information from an AP, the first power-save capability information containing information on power-save schemes supported by a MAC layer of the AP; transmitting second power-save capability information to the AP in response to the first power-save capability information, the second power-save capability information containing information on power-save schemes supported by a MAC layer of the station; transmitting power-save policy information, into which properties of traffics used in the station are reflected, to the AP; and performing a power-save function while interworking with the MAC layer of the station, according to the power-save policy information based on a predetermined power-save scheme.
    Type: Grant
    Filed: December 16, 2010
    Date of Patent: May 6, 2014
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Je-Hun Lee, Sok-Kyu Lee
  • Patent number: 8703549
    Abstract: An oxide or nitride semiconductor layer is formed over a substrate. A first conductive layer including a first element and a second element, and a second conductive layer including the second element are formed over the semiconductor layer. The first element is oxidized or nitrogenized near an interface region between the first conductive layer and the oxide or nitride semiconductor layer by heat treatment or laser irradiation. The Gibbs free energy of oxide formation of the first element is lower than those of the second element or any element in the oxide or nitride semiconductor layer.
    Type: Grant
    Filed: February 25, 2013
    Date of Patent: April 22, 2014
    Assignee: Samsung Display Co., Ltd.
    Inventors: Je-Hun Lee, Do-Hyun Kim, Tae-Hyung Ihn
  • Publication number: 20140103332
    Abstract: A thin film transistor display panel a includes a transparent substrate; a gate electrode positioned on the substrate; a gate insulating layer positioned on the gate electrode; a semiconductor layer positioned on the gate insulating layer and including a channel region; a source electrode and a drain electrode positioned on the semiconductor layer and facing each other; and a passivation layer configured to cover the source electrode, the drain electrode, and the semiconductor layer, wherein the semiconductor layer includes a relatively thick first portion between the source electrode and the gate electrode and a relatively thinner second portion between the drain electrode and the gate electrode overlap, the relatively thick first portion being sufficiently thick to substantially reduce a charge trapping phenomenon that may otherwise occur at a gate electrode to gate dielectric interface if the first portion were as thin as the second portion.
    Type: Application
    Filed: March 7, 2013
    Publication date: April 17, 2014
    Applicant: SAMSUNG DISPLAY CO., LTD.
    Inventors: Byung Du AHN, Ji Hun LIM, Jun Hyung LIM, Dae Hwan KIM, Jae Hyeong KIM, Je Hun LEE, Hyun Kwang JUNG
  • Publication number: 20140098311
    Abstract: A display substrate includes a substrate, a switching element, a pixel electrode, and a light sensing part. The switching element is disposed on the substrate and is electrically connected to a gate line and a data line. The pixel electrode is electrically connected to the switching element. The light sensing part is electrically connected to the switching element and the pixel electrode, and is configured to control a grayscale of a pixel according to a brightness of an external light. The pixel includes the pixel electrode.
    Type: Application
    Filed: January 4, 2013
    Publication date: April 10, 2014
    Applicant: Samsung Display Co., Ltd.
    Inventors: Ji-Hun Lim, Byung-Du Ahn, Je-Hun Lee
  • Patent number: 8686426
    Abstract: A plural semiconductive oxides TFT (sos-TFT) provides improved electrical functionality in terms of charge-carrier mobility and/or threshold voltage variability. The sos-TFT may be used to form a thin film transistor array panel for display devices. An example sos-TFT includes: an insulated gate electrode; a first semiconductive oxide layer having a composition including a first semiconductive oxide; and a second semiconductive oxide layer having a different composition that also includes a semiconductive oxide. The first and second semiconductive oxide layers have respective channel regions that are capacitively influenced by a control voltage applied to the gate electrode. In one embodiment, the second semiconductive oxide layer includes at least one additional element that is not included in the first semiconductive oxide layer where the additional element is one of gallium (Ga), silicon (Si), niobium (Nb), hafnium (Hf), and germanium (Ge).
    Type: Grant
    Filed: July 23, 2012
    Date of Patent: April 1, 2014
    Assignees: Samsung Display Co., Ltd., Kobe Steel, Ltd.
    Inventors: Byung Du Ahn, Ji Hun Lim, Gun Hee Kim, Kyoung Won Lee, Je Hun Lee
  • Publication number: 20140084293
    Abstract: A thin film transistor array panel includes a substrate, a gate electrode on the substrate, a gate insulating layer on the gate electrode, a semiconductor layer on the gate insulating layer, a source electrode and a drain electrode on the semiconductor layer and facing each other, a floating metal layer between the source electrode and the drain electrode, and a passivation layer covering the source electrode, the drain electrode, and the floating metal layer. The floating metal layer is electrically floating.
    Type: Application
    Filed: March 13, 2013
    Publication date: March 27, 2014
    Applicants: KOOKMIN UNIVERSITY INDUSTRY ACADEMY COOPERATION FOUNDATION, SAMSUNG DISPLAY CO., LTD.
    Inventors: Byung Du AHN, Jung Hwa KIM, Ji Hun LIM, Je Hun LEE, Dae Hwan KIM, Hyun Kwang JUNG
  • Publication number: 20140061631
    Abstract: A thin film transistor and a manufacturing method thereof. The thin film transistor includes: a gate electrode; a gate insulating layer disposed on the gate electrode; a first semiconductor disposed on the gate insulating layer; a second semiconductor disposed on the first semiconductor and having a different plane shape from the first semiconductor; and a source electrode and a drain electrode that are disposed on the second semiconductor and face each other.
    Type: Application
    Filed: March 14, 2013
    Publication date: March 6, 2014
    Applicant: Samsung Display Co., Ltd.
    Inventors: Je Hun LEE, Jin Hun LIM, Jun Ho SONG
  • Patent number: 8637869
    Abstract: The present invention provides a thin film transistor array panel comprising an insulating substrate; a gate line formed on the insulating substrate; a gate insulating layer formed on the gate line; a drain electrode and a data line having a source electrode formed on the gate insulating layer, the drain electrode being adjacent to the source electrode with a gap therebetween; and a pixel electrode coupled to the drain electrode, wherein at least one of the gate line, the data line, and the drain electrode comprises a first conductive layer comprising a conductive oxide and a second conductive layer comprising copper (Cu).
    Type: Grant
    Filed: November 5, 2012
    Date of Patent: January 28, 2014
    Assignee: Samsung Display Co., Ltd.
    Inventors: Je Hun Lee, Yang Ho Bae, Beom-Seok Cho, Chang Oh Jeong
  • Publication number: 20140011932
    Abstract: A passivation layer solution composition is provided. A passivation layer solution composition according to an exemplary embodiment of the present invention includes an organic siloxane resin represented by Chemical Formula 1 below. In Chemical Formula 1, R is at least one substituent selected from a saturated hydrocarbon or an unsaturated hydrocarbon having from 1 to about 25 carbon atoms, and x and y may each independently be from 1 to about 200, and wherein each wavy line indicates a bond to an H atom or to an x siloxane unit or a y siloxane unit, or a bond to an x siloxane unit or a y siloxane unit of another siloxane chain comprising x siloxane units or y siloxane units or a combination thereof.
    Type: Application
    Filed: September 3, 2013
    Publication date: January 9, 2014
    Applicant: SAMSUNG DISPLAY CO., LTD.
    Inventors: Byung Du Ahn, Seung Ho Yeon, Sei-Yong Park, Mi-Hyae Park, Bu Sop Song, Tae Gweon Lee, Jun Hyun Park, Je Hun Lee, Jae Woo Park
  • Publication number: 20130341617
    Abstract: The oxide of the present invention for thin-film transistors is an In—Zn—Sn-based oxide containing In, Zn, and Sn, wherein when the respective contents (atomic %) of metal elements contained in the In—Zn—Sn-based oxide are expressed by [Zn], [Sn], and [In], the In—Zn—Sn-based oxide fulfills the following expressions (2) and (4) when [In]/([In]+[Sn])?0.5; or the following expressions (1), (3), and (4) when [In]/([In]+[Sn])?0.5. [In]/([In]+[Zn]+[Sn])?0.3 - - - (1), [In]/([In]+[Zn]+[Sn])?1.4×{[Zn]/([Zn]+[Sn])}?0.5 - - - (2), [Zn]/([In]+[Zn]+[Sn])?0.83 - - - (3), and 0.1?[In]/([In]+[Zn]+[Sn]) - - - (4). According to the present invention, oxide thin films for thin-film transistors can be obtained, which provide TFTs with excellent switching characteristics, and which have high sputtering rate in the sputtering and properly controlled etching rate in the wet etching.
    Type: Application
    Filed: March 8, 2012
    Publication date: December 26, 2013
    Applicants: Samsung Display Co., Ltd., KABUSHIKI KAISHA KOBE SEIKO SHO (Kobe Steel, Ltd.)
    Inventors: Hiroaki Tao, Aya Miki, Shinya Morita, Satoshi Yasuno, Toshihiro Kugimiya, Jae Woo Park, Je Hun Lee, Byung Du Ahn, Gun Hee Kim
  • Publication number: 20130320328
    Abstract: The present invention relates to a thin film transistor, a thin film transistor array panel, and a manufacturing method thereof. A thin film transistor according to an exemplary embodiments of the present invention includes: a gate electrode; a gate insulating layer positioned on or under the gate electrode; a channel region overlapping the gate electrode, the gate insulating layer interposed between the channel region and the gate electrode; and a source region and a drain region, facing each other with respect to the channel region, positioned in the same layer as the channel region, and connected to the channel region, wherein the channel region, the source region, and the drain region comprise an oxide semiconductor, and wherein a carrier concentration of the source region and the drain region is larger than a carrier concentration of the channel region.
    Type: Application
    Filed: November 21, 2012
    Publication date: December 5, 2013
    Applicant: Samsung Display Co., Ltd.
    Inventors: Je Hun LEE, Jun Ho Song, Yun Jong Yeo, Hwa Dong Jung
  • Publication number: 20130295731
    Abstract: A manufacturing method of a thin film transistor (TFT) includes forming a gate electrode including a metal that can be combined with silicon to form silicide on a substrate and forming a gate insulation layer by supplying a gas which includes silicon to the gate electrode at a temperature below about 280° C. The method further includes forming a semiconductor on the gate insulation layer, forming a data line and a drain electrode on the semiconductor and forming a pixel electrode connected to the drain electrode.
    Type: Application
    Filed: July 12, 2013
    Publication date: November 7, 2013
    Inventors: BYOUNG-JUNE KIM, Jae-Ho Choi, Chang-Oh Jeong, Sung-Hoon Yang, Je-Hun Lee, Do-Hyun Kim, Hwa-Yeul Oh, Yong-Mo Choi