Patents by Inventor Jeong-Nam Han

Jeong-Nam Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060097410
    Abstract: In one embodiment, a semiconductor device comprises a base and a tapered wall formed on the base. The wall has a midline and also has an inner sidewall and an outer sidewall. The inner sidewall and the outer sidewall are substantially symmetrical with each other in relation to the midline. Thus, the reliability of the semiconductor capacitor structure can be improved and the throughput can be increased. Also, further scaling down of semiconductor devices can be facilitated with the principles of the present invention.
    Type: Application
    Filed: December 19, 2005
    Publication date: May 11, 2006
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Woo-Gwan Shim, Chang-Ki Hong, Sang-Jun Choi, Jeong-Nam Han
  • Patent number: 7018892
    Abstract: In one embodiment, a semiconductor device comprises a base and a tapered wall formed on the base. The wall has a midline and also has an inner sidewall and an outer sidewall. The inner sidewall and the outer sidewall are substantially symmetrical with each other in relation to the midline. Thus, the reliability of the semiconductor capacitor structure can be improved and the throughput can be increased. Also, further scaling down of semiconductor devices can be facilitated with the principles of the present invention.
    Type: Grant
    Filed: April 28, 2004
    Date of Patent: March 28, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woo-Gwan Shim, Chang-Ki Hong, Sang-Jun Choi, Jeong-Nam Han
  • Publication number: 20060028865
    Abstract: The present invention provides etchant solutions including deionized water and an organic acid having a carboxyl radical and a hydroxyl radical. Methods of forming magnetic memory devices are also disclosed.
    Type: Application
    Filed: July 29, 2005
    Publication date: February 9, 2006
    Inventors: Yu-Kyung Kim, Chang-Ki Hong, Sang-Jun Choi, Jeong-Nam Han
  • Publication number: 20050260830
    Abstract: This invention provides methods of fabricating semiconductor devices, wherein an alloy layer is formed on a semiconductor substrate to form a substrate structure, which methods include using an aqueous solution diluted ammonia and peroxide mixture (APM) to perform cleaning and/or wet etching treatment steps on the substrate structure.
    Type: Application
    Filed: March 24, 2005
    Publication date: November 24, 2005
    Inventors: Doo-Won Kwon, Hyung-Ho Ko, Chang-Sup Mun, Woo-Gwan Shim, Im-Soo Park, Yu-Kyung Kim, Jeong-Nam Han
  • Publication number: 20050037562
    Abstract: In one embodiment, a semiconductor device comprises a base and a tapered wall formed on the base. The wall has a midline and also has an inner sidewall and an outer sidewall. The inner sidewall and the outer sidewall are substantially symmetrical with each other in relation to the midline. Thus, the reliability of the semiconductor capacitor structure can be improved and the throughput can be increased. Also, further scaling down of semiconductor devices can be facilitated with the principles of the present invention.
    Type: Application
    Filed: April 28, 2004
    Publication date: February 17, 2005
    Inventors: Woo-Gwan Shim, Chang-Ki Hong, Sang-Jun Choi, Jeong-Nam Han
  • Publication number: 20050026420
    Abstract: A method of manufacturing a semiconductor device using a polysilicon layer as an etching mask includes: (a) forming an interlayer dielectric over a semiconductor substrate; (b) forming a polysilicon layer pattern over the interlayer dielectric; (c) forming a contact hole in the interlayer dielectric by etching the interlayer dielectric using the polysilicon layer pattern as an etching mask; (d) removing the polysilicon layer pattern by an etching process that has a large etching selectivity of the polisilicon layer with respect to the interlayer dielectric and about 3% or less etching uniformity; and (e) forming a contact by filling the contact hole with a conductive material.
    Type: Application
    Filed: April 2, 2004
    Publication date: February 3, 2005
    Inventors: Jeong-Nam Han, Woo-Gwan Shim, Woo-Sung Han, Chang-Ki Hong, Sang-Jun Choi