Patents by Inventor Jochen Kraft

Jochen Kraft has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10243017
    Abstract: The sensor chip stack comprises a sensor substrate of a semiconductor material including a sensor, a chip fastened to the sensor substrate, the chip including an integrated circuit, electric interconnections between the sensor substrate and the chip, electric terminals of the chip, the chip being arranged between the electric terminals and the sensor substrate, and a molding material arranged adjacent to the chip, the electric terminals of the chip being free from the molding material.
    Type: Grant
    Filed: June 28, 2017
    Date of Patent: March 26, 2019
    Assignee: ams International AG
    Inventors: Georg Parteder, Jochen Kraft, Franz Schrank, Thomas Troxler, Andreas Fitzi
  • Publication number: 20190025505
    Abstract: A semiconductor device has a semiconductor substrate and a first metallization stack arranged on the substrate. The substrate has and/or carries a plurality of electronic circuit elements. The first metallization stack has electrically insulating layers and at least one metallization layer. The semiconductor device further has a second metallization stack arranged on the first metallization stack and comprising further electrically insulating layers and an optical waveguide layer. The optical waveguide layer has at least one optical waveguide structure. Furthermore, one of the electrically insulating layers and one of the further electrically insulating layers are in direct contact with each other and form a pair of directly bonded layers.
    Type: Application
    Filed: August 25, 2016
    Publication date: January 24, 2019
    Applicant: ams AG
    Inventors: Jochen KRAFT, Joerg SIEGERT
  • Patent number: 9995894
    Abstract: The method comprises providing a semiconductor substrate, which has a main surface and an opposite further main surface, arranging a contact pad above the further main surface, forming a through-substrate via from the main surface to the further main surface at a distance from the contact pad and, by the same method step together with the through-substrate via, forming a further through-substrate via above the contact pad, arranging a hollow metal via layer in the through-substrate via and, by the same method step together with the metal via layer, arranging a further metal via layer in the further through-substrate via, the further metal via layer contacting the contact pad, and removing a bottom portion of the metal via layer to form an optical via laterally surrounded by the metal via layer.
    Type: Grant
    Filed: October 8, 2014
    Date of Patent: June 12, 2018
    Assignee: ams AG
    Inventors: Jochen Kraft, Karl Rohracher, Jordi Teva
  • Publication number: 20180096969
    Abstract: The method of producing an interposer-chip-arrangement, comprises providing an interposer (1) with an integrated circuit (25), arranging a dielectric layer (2) with metal layers embedded in the dielectric layer above a main surface (10) of the interposer, connecting the integrated circuit with at least one of the metal layers, forming an interconnection (7) through the interposer, the interconnection contacting one of the metal layers, arranging a further dielectric layer (3) above a further main surface (11) of the interposer opposite the main surface and arranging a further metal layer in or on the further dielectric layer, the further metal layer being connected with the interconnection, arranging a chip provided with at least one contact pad at the main surface or at the further main surface, and electrically conductively connecting the contact pad with the interconnection.
    Type: Application
    Filed: October 6, 2017
    Publication date: April 5, 2018
    Inventors: Jochen KRAFT, Martin SCHREMS, Franz SCHRANK
  • Publication number: 20180006074
    Abstract: The sensor chip stack comprises a sensor substrate of a semiconductor material including a sensor, a chip fastened to the sensor substrate, the chip including an integrated circuit, electric interconnections between the sensor substrate and the chip, electric terminals of the chip, the chip being arranged between the electric terminals and the sensor substrate, and a molding material arranged adjacent to the chip, the electric terminals of the chip being free from the molding material.
    Type: Application
    Filed: June 28, 2017
    Publication date: January 4, 2018
    Inventors: Georg PARTEDER, Jochen KRAFT, Franz SCHRANK, Thomas TROXLER, Andreas FITZI
  • Patent number: 9818724
    Abstract: The interposer-chip-arrangement comprises an interposer (1), metal layers arranged above a main surface (10), a further metal layer arranged above a further main surface (11) opposite the main surface, an electrically conductive interconnection (7) through the interposer, the interconnection connecting one of the metal layers and the further metal layer, a chip (12) arranged at the main surface or at the further main surface, the chip having a contact pad (15), which is electrically conductively connected with the interconnection, a dielectric layer (2) arranged above the main surface with the metal layers embedded in the dielectric layer, a further dielectric layer (3) arranged above the further main surface with the further metal layer embedded in the further dielectric layer, and an integrated circuit (25) in the interposer, the integrated circuit being connected with at least one of the metal layers (5).
    Type: Grant
    Filed: December 4, 2014
    Date of Patent: November 14, 2017
    Assignee: AMS AG
    Inventors: Jochen Kraft, Martin Schrems, Franz Schrank
  • Patent number: 9768131
    Abstract: A wiring (3) comprising electrical conductors (4, 5, 6, 7) is formed in a dielectric layer (2) on or above a semiconductor substrate (1), an opening is formed in the dielectric layer to uncover a contact pad (8), which is formed by one of the conductors, and a further opening is formed in the dielectric layer to uncover an area of a further conductor (5), separate from the contact pad. The further opening is filled with an electrically conductive material (9), and the dielectric layer is thinned from a side opposite the substrate, so that the electrically conductive material protrudes from the dielectric layer.
    Type: Grant
    Filed: January 14, 2015
    Date of Patent: September 19, 2017
    Assignee: AMS AG
    Inventors: Jochen Kraft, Karl Rohracher, Martin Schrems
  • Patent number: 9753218
    Abstract: The semiconductor device comprises a substrate (1) of semiconductor material, a dielectric layer (2) above the substrate, a waveguide (3) arranged in the dielectric layer, and a mirror region (4) arranged on a surface of a mirror support (5) integrated on the substrate. A mirror is thus formed facing the waveguide. The surface of the mirror support and hence the mirror are inclined with respect to the waveguide.
    Type: Grant
    Filed: November 17, 2014
    Date of Patent: September 5, 2017
    Assignee: AMS AG
    Inventors: Jochen Kraft, Joerg Siegert, Ewald Stueckler
  • Publication number: 20160351515
    Abstract: A wiring (3) comprising electrical conductors (4, 5, 6, 7) is formed in a dielectric layer (2) on or above a semiconductor substrate (1), an opening is formed in the dielectric layer to uncover a contact pad (8), which is formed by one of the conductors, and a further opening is formed in the dielectric layer to uncover an area of a further conductor (5), separate from the contact pad. The further opening is filled with an electrically conductive material (9), and the dielectric layer is thinned from a side opposite the substrate, so that the electrically conductive material protrudes from the dielectric layer.
    Type: Application
    Filed: January 14, 2015
    Publication date: December 1, 2016
    Inventors: Jochen Kraft, Karl Rohracher, Martin Schrems
  • Publication number: 20160334572
    Abstract: The semiconductor device comprises a substrate (1) of semiconductor material, a dielectric layer (2) above the substrate, a waveguide (3) arranged in the dielectric layer, and a mirror region (4) arranged on a surface of a mirror support (5) integrated on the substrate. A mirror is thus formed facing the waveguide. The surface of the mirror support and hence the mirror are inclined with respect to the waveguide.
    Type: Application
    Filed: November 17, 2014
    Publication date: November 17, 2016
    Inventors: Jochen KRAFT, Joerg SIEGERT, Ewald STUECKLER
  • Publication number: 20160322519
    Abstract: A dielectric layer (2) is arranged on the main surface (10) of a semiconductor substrate (1), and a passivation layer (6) is arranged on the dielectric layer. A metal layer (3) is embedded in the dielectric layer above an opening (12) in the substrate, and a metallization (14) is arranged in the opening. The metallization contacts the metal layer and forms a through-substrate via to a rear surface (11) of the substrate. A layer or layer sequence (7, 8, 9) comprising at least one further layer is arranged on the passivation layer above the opening. In this way the bottom of the through-substrate via is stabilized. A plug (17) may additionally be arranged in the opening without filling the opening.
    Type: Application
    Filed: December 12, 2014
    Publication date: November 3, 2016
    Inventors: Franz SCHRANK, Sara CARNIELLO, Hubert ENICHLMAIR, Jochen KRAFT, Bernhard LOEFFLER, Rainer HOLZHAIDER
  • Patent number: 9443759
    Abstract: A cutout (11), which penetrates the semiconductor body, is present in the semiconductor body (1). A conductor layer (6), which is electrically conductively connected to a metal plane (3) on or over the semiconductor body, screens the semiconductor body electrically from the cutout. The conductor layer can be metal, optionally with a barrier layer (6a), or a doped region of the semiconductor body.
    Type: Grant
    Filed: May 16, 2012
    Date of Patent: September 13, 2016
    Assignee: AMS AG
    Inventors: Rainer Minixhofer, Ewald Stückler, Martin Schrems, Günther Koppitsch, Jochen Kraft, Jordi Teva
  • Publication number: 20160259139
    Abstract: The method comprises providing a semiconductor substrate, which has a main surface and an opposite further main surface, arranging a contact pad above the further main surface, forming a through-substrate via from the main surface to the further main surface at a distance from the contact pad and, by the same method step together with the through-substrate via, forming a further through-substrate via above the contact pad, arranging a hollow metal via layer in the through-substrate via and, by the same method step together with the metal via layer, arranging a further metal via layer in the further through-substrate via, the further metal via layer contacting the contact pad, and removing a bottom portion of the metal via layer to form an optical via laterally surrounded by the metal via layer.
    Type: Application
    Filed: October 8, 2014
    Publication date: September 8, 2016
    Applicant: ams AG
    Inventors: Jochen KRAFT, Karl ROHRACHER, Jordi TEVA
  • Patent number: 9245843
    Abstract: The semiconductor device comprises a substrate (1) of semiconductor material, a contact hole (2) reaching from a surface (10) into the substrate, and a contact metallization (12) arranged in the contact hole, so that the contact metallization forms an internal substrate contact (4) on the semiconductor material at least in a bottom area (40) of the contact hole.
    Type: Grant
    Filed: January 16, 2013
    Date of Patent: January 26, 2016
    Assignee: ams AG
    Inventors: Jochen Kraft, Jordi Teva, Cathal Cassidy, Günther Koppitsch
  • Publication number: 20150340264
    Abstract: A device wafer having a main surface including an edge region and a carrier having a further main surface including an annular surface region corresponding to the edge region of the device wafer are provided. An adhesive is applied in the edge region and/or in the annular surface region, but not on the remaining areas of the main surfaces. The device wafer is fastened to the carrier by the adhesive. The main surface and the further main surface are brought into contact with one another when the device wafer is fastened to the carrier, while the main surface and the further main surface are fastened to one another only in the edge region. The device wafer is removed from the carrier after further process steps, which may include the formation of through-wafer vias in the device wafer.
    Type: Application
    Filed: January 8, 2014
    Publication date: November 26, 2015
    Applicant: AMS AG
    Inventors: Joerg SIEGERT, Martin SCHREMS, Jochen KRAFT, Franz SCHRANK
  • Publication number: 20150162308
    Abstract: The interposer-chip-arrangement comprises an interposer (1), metal layers arranged above a main surface (10), a further metal layer arranged above a further main surface (11) opposite the main surface, an electrically conductive interconnection (7) through the interposer, the interconnection connecting one of the metal layers and the further metal layer, a chip (12) arranged at the main surface or at the further main surface, the chip having a contact pad (15), which is electrically conductively connected with the interconnection, a dielectric layer (2) arranged above the main surface with the metal layers embedded in the dielectric layer, a further dielectric layer (3) arranged above the further main surface with the further metal layer embedded in the further dielectric layer, and an integrated circuit (25) in the interposer, the integrated circuit being connected with at least one of the metal layers (5).
    Type: Application
    Filed: December 4, 2014
    Publication date: June 11, 2015
    Inventors: Jochen KRAFT, Martin SCHREMS, Franz SCHRANK
  • Patent number: 9018726
    Abstract: The photodiode has a p-type doped region (2) and an n-type doped region (3) in a semiconductor body (1), and a pn junction (4) between the p-type doped region and the n-type doped region. The semiconductor body has a cavity (5) such that the pn junction (4) has a distance (d) of at most 30 ?m from the bottom of the cavity (7).
    Type: Grant
    Filed: May 4, 2012
    Date of Patent: April 28, 2015
    Assignee: ams AG
    Inventors: Jochen Kraft, Ingrid Jonak-Auer, Rainer Minixhofer, Jordi Teva, Herbert Truppe
  • Patent number: 8969193
    Abstract: A semiconductor substrate (1) is provided on a main surface (14) with an intermetal dielectric (4) including metal planes (5) and on an opposite rear surface (15) with an insulation layer (2) and an electrically conductive connection pad (7). An etch stop layer (6) is applied on the intermetal dielectric to prevent a removal of the intermetal dielectric above the metal planes during subsequent method steps. An opening (9) having a side wall (3) and a bottom (13) is formed from the main surface through the substrate above the connection pad. A side wall spacer (10) is formed on the side wall by a production and subsequent partial removal of a dielectric layer (11). The insulation layer is removed from the bottom to uncover an area of the connection pad. A metal layer is applied in the opening and is provided for an interconnect through the substrate.
    Type: Grant
    Filed: July 31, 2013
    Date of Patent: March 3, 2015
    Assignee: ams AG
    Inventors: Jochen Kraft, Franz Schrank, Martin Schrems
  • Publication number: 20140367862
    Abstract: The semiconductor device comprises a substrate (1) of semiconductor material, a contact hole (2) reaching from a surface (10) into the substrate, and a contact metallization (12) arranged in the contact hole, so that the contact metallization forms an internal substrate contact (4) on the semiconductor material at least in a bottom area (40) of the contact hole.
    Type: Application
    Filed: January 16, 2013
    Publication date: December 18, 2014
    Inventors: Jochen Kraft, Jordi Teva, Cathal Cassidy, Günther Koppitsch
  • Patent number: 8884442
    Abstract: Through the intermetal dielectric (2) and the semiconductor material of the substrate (1) a contact hole is formed, and a contact area of a connection metal plane (3) that faces the substrate is exposed in the contact hole. A metallization (11) is applied, which forms a connection contact (12) on the contact area, a through-contact (13) in the contact hole and a connection contact (20) on a contact area facing away from the substrate and/or on a vertical conductive connection (15) of the upper metal plane (24).
    Type: Grant
    Filed: August 9, 2011
    Date of Patent: November 11, 2014
    Assignee: ams AG
    Inventors: Jochen Kraft, Stefan Jessenig, Günther Koppitsch, Franz Schrank, Jordi Teva, Bernhard Löffler, Jörg Siegert