Patents by Inventor Jong-ryeol Yoo

Jong-ryeol Yoo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050282338
    Abstract: A method for forming a gate pattern of a semiconductor device can include isotropically etching a gate insulating layer located between a gate conductive layer pattern and a substrate to recess an exposed side wall of the gate insulating layer pattern beyond a lower corner of the gate conductive layer pattern to form an undercut region. The gate conductive layer pattern can be treated to round off the lower corner.
    Type: Application
    Filed: June 15, 2005
    Publication date: December 22, 2005
    Inventors: Jong-Ryeol Yoo, Gil-Heyun Choi, Chang-Won Lee, Byung-Hak Lee, Hee-Sook Park, Dong-Chan Lim, Sun-Pil Youn, Woong-Hee Sohn
  • Publication number: 20050272233
    Abstract: A gate electrode of a transistor can include an interface between a polysilicon conformal layer and a tungsten layer thereon in a trench in a substrate and a capping layer extending across the trench and covering the interface. Related methods are also disclosed.
    Type: Application
    Filed: June 3, 2005
    Publication date: December 8, 2005
    Inventors: Byung-Hak Lee, Chang-Won Lee, Hee-Sook Park, Woong-Hee Sohn, Sun-Pil Youn, Jong-ryeol Yoo
  • Publication number: 20050266665
    Abstract: In a method of manufacturing a semiconductor device, a gate structure having a conductive layer pattern is formed on a substrate. The gate structure is then annealed. Oxygen radicals are applied to the gate structure to form an oxide layer on a sidewall of the conductive layer pattern.
    Type: Application
    Filed: May 31, 2005
    Publication date: December 1, 2005
    Inventors: Sun-Pil Youn, Gil-Heyun Choi, Chang-Won Lee, Byung-Hak Lee, Hee-Sook Park, Woong-Hee Shon, Jong-Ryeol Yoo
  • Patent number: 6963094
    Abstract: Metal oxide semiconductor transistors and devices with such transistors and methods of fabricating such transistors and devices are provided. Such transistors may have a silicon well region having a first surface and having spaced apart source and drain regions therein. A gate insulator is provided on the first surface of the silicon well region and disposed between the source and drain regions and a gate electrode is provided on the gate insulator. A region of insulating material is disposed between a first surface of the drain region and the silicon well region. The region of insulating material extends toward but not to the source region. A source electrode is provided that contacts the source region. A drain electrode contacts the drain region and the region of insulating material.
    Type: Grant
    Filed: March 21, 2003
    Date of Patent: November 8, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-Chan Lee, Si-Young Choi, Chul-Sung Kim, Jong-Ryeol Yoo, Deok-Hyung Lee
  • Publication number: 20050179073
    Abstract: An integrated circuit device includes a gate electrode formed on an active region of an integrated circuit device and on a field isolation layer adjacent to the active region. A source region and a drain region are in the active region on alternate sides of the gate electrode. At least one buried insulation layer is beneath the drain region or the source region.
    Type: Application
    Filed: November 26, 2003
    Publication date: August 18, 2005
    Inventors: Byeong-chan Lee, Si-young Choi, Jong-ryeol Yoo, Yong-hoon Son, In-soo Jung, Deok-hyung Lee
  • Patent number: 6900102
    Abstract: A double gate electrode for a field effect transistor is fabricated by forming in a substrate, a trench and a tunnel that extends from a sidewall of the trench parallel to the substrate. An insulating coating is formed inside the tunnel. A bottom gate electrode is formed within the insulating coating inside the tunnel. An insulating layer is formed on the substrate and a top gate electrode is formed on the insulating layer opposite the bottom gate electrode.
    Type: Grant
    Filed: February 5, 2004
    Date of Patent: May 31, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-Chan Lee, Si-Young Choi, Jong-Ryeol Yoo, Deok-Hyung Lee, In-Soo Jung
  • Patent number: 6890823
    Abstract: Methods of forming thermal oxide layers on a side wall of gate electrodes are disclosed. In particular, thermal oxide layers can be formed on a side wall of a gate electrode by forming a gate electrode on an integrated circuit substrate and forming a thermal oxide layer on a side wall of the gate electrode using a thermal oxidation process. A silicide layer can be formed on the gate electrode after the formation of the thermal oxide layer.
    Type: Grant
    Filed: April 30, 2003
    Date of Patent: May 10, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byeong-chan Lee, Si-young Choi, Chul-sung Kim, Jong-ryeol Yoo, Deok-hyung Lee
  • Publication number: 20040161884
    Abstract: Semiconductor devices have gate structures on a semiconductor substrate with first spacers on sidewalls of the respective gate structures. First contact pads are positioned between the gate structures and have heights lower than the heights of the gate structures. Second spacers are disposed on sidewalls of the first spacers and on exposed sidewalls of the first contact pads. Second contact pads are disposed on the first contact pads.
    Type: Application
    Filed: December 30, 2003
    Publication date: August 19, 2004
    Inventors: Deok-Hyung Lee, Si-Young Choi, Byeong-Chan Lee, Chul-Sung Kim, In-Soo Jung, Jong-Ryeol Yoo
  • Publication number: 20040157396
    Abstract: A double gate electrode for a field effect transistor is fabricated by forming in a substrate, a trench and a tunnel that extends from a sidewall of the trench parallel to the substrate. An insulating coating is formed inside the tunnel. A bottom gate electrode is formed within the insulating coating inside the tunnel. An insulating layer is formed on the substrate and a top gate electrode is formed on the insulating layer opposite the bottom gate electrode.
    Type: Application
    Filed: February 5, 2004
    Publication date: August 12, 2004
    Inventors: Byeong-Chan Lee, Si-Young Choi, Jong-Ryeol Yoo, Deok-Hyung Lee, In-Soo Jung
  • Publication number: 20040043595
    Abstract: Methods of forming thermal oxide layers on a side wall of gate electrodes are disclosed. In particular, thermal oxide layers can be formed on a side wall of a gate electrode by forming a gate electrode on an integrated circuit substrate and forming a thermal oxide layer on a side wall of the gate electrode using a thermal oxidation process. A silicide layer can be formed on the gate electrode after the formation of the thermal oxide layer.
    Type: Application
    Filed: April 30, 2003
    Publication date: March 4, 2004
    Inventors: Byeong-chan Lee, Si-young Choi, Chul-sung Kim, Jong-ryeol Yoo, Deok-hyung Lee
  • Publication number: 20040021179
    Abstract: Metal oxide semiconductor transistors and devices with such transistors and methods of fabricating such transistors and devices are provided. Such transistors may have a silicon well region having a first surface and having spaced apart source and drain regions therein. A gate insulator is provided on the first surface of the silicon well region and disposed between the source and drain regions and a gate electrode is provided on the gate insulator. A region of insulating material is disposed between a first surface of the drain region and the silicon well region. The region of insulating material extends toward but not to the source region. A source electrode is provided that contacts the source region. A drain electrode contacts the drain region and the region of insulating material.
    Type: Application
    Filed: March 21, 2003
    Publication date: February 5, 2004
    Inventors: Byeong-Chan Lee, Si-Young Choi, Chul-Sung Kim, Jong-Ryeol Yoo, Deok-Hyung Lee
  • Publication number: 20040021164
    Abstract: Provided are a DRAM semiconductor device and a method for fabricating the DRAM semiconductor device. The method provides forming a silicon epitaxial layer on a source/drain region of a cell region and a peripheral circuit region using selective epitaxial growth (SEG), thereby forming a raised active region. In addition, in the DRAM semiconductor device, a metal silicide layer and a metal pad are formed on the silicon epitaxial layer in the source/drain region of the cell region. By doing this, the DRAM device is capable of forming a source/drain region as a shallow junction region, reducing the occurrence of leakage current and lowering the contact resistance with the source/drain region.
    Type: Application
    Filed: January 3, 2003
    Publication date: February 5, 2004
    Inventors: Chul-sung Kim, Byeong-chan Lee, Jong-ryeol Yoo, Si-young Choi, Deok-hyung Lee