Patents by Inventor Ken Koseki

Ken Koseki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7474246
    Abstract: An AD converter device is provided. In the AD converter device, a plurality of differential comparators operable to compare an analog signal with a slope like reference signal is arranged, and with reference to a comparison output of the plurality of the differential comparators, the analog signal is converted in direction of time base to measure time period, whereby a digital signal is obtained. The AD converter device includes a voltage applying module operable to apply a voltage signal in the same waveform as that of the reference signal alternately to a back gate terminal of differential pair transistors of the differential comparator.
    Type: Grant
    Filed: March 12, 2007
    Date of Patent: January 6, 2009
    Assignee: Sony Corporation
    Inventor: Ken Koseki
  • Publication number: 20080303931
    Abstract: Disclosed herein is a data transfer circuit including, a plurality of data transfer lines, a plurality of data outputting sections, a plurality of data holding sections, a data-acquiring-clock supplying section a clock supplying section, and a column scan section.
    Type: Application
    Filed: April 15, 2008
    Publication date: December 11, 2008
    Inventors: Hiroyuki Taguchi, Hiroyuki Iwaki, Ken Koseki, Akiko Fujiwara, Hiroyuki Terakago, Kenichi Matsunaga, Yukio Fujita
  • Patent number: 7463282
    Abstract: In an analog front end (FE) IC chip having a CDS (Correlated Double Sampling) function and an AGC (Automatic Gain Control) function, a clamp circuit for clamping an output signal during a black reference signal period is equipped with a mechanism for suppressing the effect of noises contaminated from a power source, external circuits, etc.
    Type: Grant
    Filed: November 12, 2002
    Date of Patent: December 9, 2008
    Assignee: Sony Corporation
    Inventors: Nobuo Nakamura, Yoko Okuzaki, Ken Koseki, Yasushi Nakamoto
  • Publication number: 20080284886
    Abstract: Disclosed herein is an image pickup circuit including: amplifying means for amplifying a charge corresponding to an amount of light received by a photodetector, and outputting a pixel signal; ramp signal generating means for generating a ramp signal whose voltage drops with a fixed slope from a predetermined initial voltage; and comparing means for comparing the pixel signal output by the amplifying means with the ramp signal output by the ramp signal generating means. A reference potential of the pixel signal output by the amplifying means and a reference potential of the ramp signal output by the ramp signal generating means are at a same level.
    Type: Application
    Filed: April 24, 2008
    Publication date: November 20, 2008
    Inventors: Hayato Wakabayashi, Yoshiaki Inada, Ken Koseki
  • Patent number: 7432493
    Abstract: The levels of the power supply and the ground are kept constant against a parasitic resistance by keeping the constant current of an amplifier irrespective of the size of a pixel signal and the gain of the amplifier in this case in an image signal reading circuit system having the amplifier arranged to each column. The amplifier has a limiter at an output terminal thereof which limits an output voltage of the amplifier to a range for keeping the constant consumption-current.
    Type: Grant
    Filed: November 27, 2006
    Date of Patent: October 7, 2008
    Assignee: Sony Corporation
    Inventor: Ken Koseki
  • Publication number: 20080239127
    Abstract: An NchMOS transistor Q71 on the input side of a current mirror 70 is made function as a voltage operating-point setting portion so that a pixel signal line potential (voltage of a horizontal signal line 20) would be constantly stable nearly at the GND. Then, an amplification factor and linearity become good in an amplification transistor in the solid imaging device 3. A current copier 90 is made function as a current sampling portion so as to receive a signal current IIN of the solid imaging device 3 through the current mirror 70 to carry out sampling of a pixel signal in a resetting period in the shape of current component as the pixel signal is. Calculating differential between a current component in a detecting period and an offset current, which is the current component in a resetting period in sampling, allows an offset component included in the pixel signal to be removed and only pure signal Isig to be picked up at an output terminal Iout, so that the FPN restraining function can be fulfilled.
    Type: Application
    Filed: April 30, 2008
    Publication date: October 2, 2008
    Inventors: Ken Koseki, Tsutomu Haruta, Yukihiro Yasui, Yasuaki Hisamatsu
  • Publication number: 20080186388
    Abstract: A solid-state imaging apparatus includes comparing means for comparing a pixel signal obtained by a pixel section and a reference signal the value of which varies in a stepwise manner, analog-digital converting means for outputting, as a digital value, the amount of time when the pixel signal and the reference signal change levels by the comparing means, reset signal generating means for generating a reset signal that triggers a reset operation to be input to the comparing means in order to adjust the reference in the analog-digital converting means, and waveform processing means provided between the reset signal generating means and the comparing means for increasing the degree of dullness of a waveform of the reset signal.
    Type: Application
    Filed: February 1, 2008
    Publication date: August 7, 2008
    Applicant: SONY CORPORATION
    Inventors: Yuuki Yamagata, Ken Koseki, Masaru Kikuchi, Yoshiaki Inada, Junichi Inutsuka, Akari Tajima
  • Patent number: 7397507
    Abstract: An NchMOS transistor Q71 on the input side of a current mirror 70 is made function as a voltage operating-point setting portion so that a pixel signal line potential (voltage of a horizontal signal line 20) would be constantly stable nearly at the GND. Then, an amplification factor and linearity become good in an amplification transistor in the solid imaging device 3. A current copier 90 is made function as a current sampling portion so as to receive a signal current IIN of the solid imaging device 3 through the current mirror 70 to carry out sampling of a pixel signal in a resetting period in the shape of current component as the pixel signal is. Calculating differential between a current component in a detecting period and an offset current, which is the current component in a resetting period in sampling, allows an offset component included in the pixel signal to be removed and only pure signal Isig to be picked up at an output terminal Iout, so that the FPN restraining function can be fulfilled.
    Type: Grant
    Filed: April 3, 2003
    Date of Patent: July 8, 2008
    Assignee: Sony Corporation
    Inventors: Ken Koseki, Tsutomu Haruta, Yukihiro Yasui, Yasuaki Hisamatsu
  • Patent number: 7394055
    Abstract: The levels of the power supply and the ground are kept constant against a parasitic resistance by keeping the constant current of an amplifier irrespective of the size of a pixel signal and the gain of the amplifier in this case in an image signal reading circuit system having the amplifier arranged to each column. The amplifier has a limiter at an output terminal thereof which limits an output voltage of the amplifier to a range for keeping the constant consumption-current.
    Type: Grant
    Filed: November 27, 2006
    Date of Patent: July 1, 2008
    Assignee: Sony Corporation
    Inventor: Ken Koseki
  • Patent number: 7358995
    Abstract: An imaging apparatus includes a solid-state imaging device that outputs a captured image signal in current mode, which in turn is subjected to CDS processing in current mode by a current signal detector, thus suppressing FPN noise. A captured image signal output by the current signal detector is amplified by a programmable gain amplifier to a certain level, and the amplified signal is converted by a current-to-voltage transducer into a voltage signal. In a clamp circuit including a current-output differential amplifier and a current adder, the differential amplifier compares the voltage signal with a reference voltage from a reference voltage source and feeds back a clamp current to the current adder so that the difference between the voltage signal and the reference voltage becomes substantially zero. The current adder is required to simply add a signal current and the clamp current.
    Type: Grant
    Filed: May 29, 2003
    Date of Patent: April 15, 2008
    Assignee: Sony Corporation
    Inventors: Ken Koseki, Tsutomu Haruta, Yasuaki Hisamatsu, Yukihiro Yasui
  • Publication number: 20080067327
    Abstract: The levels of the power supply and the ground are kept constant against a parasitic resistance by keeping the constant current of an amplifier irrespective of the size of a pixel signal and the gain of the amplifier in this case in an image signal reading circuit system having the amplifier arranged to each column. The amplifier has a limiter at an output terminal thereof which limits an output voltage of the amplifier to a range for keeping the constant consumption-current.
    Type: Application
    Filed: October 30, 2007
    Publication date: March 20, 2008
    Inventor: Ken Koseki
  • Publication number: 20080067326
    Abstract: The levels of the power supply and the ground are kept constant against a parasitic resistance by keeping the constant current of an amplifier irrespective of the size of a pixel signal and the gain of the amplifier in this case in an image signal reading circuit system having the amplifier arranged to each column. The amplifier has a limiter at an output terminal thereof which limits an output voltage of the amplifier to a range for keeping the constant consumption-current.
    Type: Application
    Filed: October 30, 2007
    Publication date: March 20, 2008
    Inventor: Ken Koseki
  • Publication number: 20080055432
    Abstract: A solid-state image sensor includes a pixel array unit including a plurality of pixels arranged in the form of an array, column signal lines adapted to transmit pixel signals output from pixels in respective columns, a noise adding unit adapted to add temporally constant and two-dimensional spatially random noise to the pixel signals transmitted via the column signal lines, and an analog-to-digital converter adapted to convert a signal level and a reference level of each pixel signal including the noise added thereto by the noise adding unit.
    Type: Application
    Filed: August 24, 2007
    Publication date: March 6, 2008
    Inventor: Ken Koseki
  • Patent number: 7295234
    Abstract: A dc level control method for holding a dc level of a clamp portion in an electric signal to be a prescribed value is disclosed, wherein the method comprises the steps of: comparing a dc level of a sampling interval in said electric signal with a predetermined reference value to obtain a difference between said dc level and said reference value using an A/D converting section for dc level comparison which has a lower bit resolution than an A/D converting section for digital signal processing of said electric signal; and feeding back a clamp signal to said electric signal so that said obtained difference between said dc level and said reference value substantially becomes zero. This method is suitable for applying to a signal processing system for a solid state imaging apparatus.
    Type: Grant
    Filed: May 23, 2003
    Date of Patent: November 13, 2007
    Assignee: Sony Corporation
    Inventors: Yasuaki Hisamatsu, Tsutomu Haruta, Ken Koseki
  • Publication number: 20070247533
    Abstract: A dc level control method for holding a dc level of a clamp portion in an electric signal to be a prescribed value is disclosed, wherein the method comprises the steps of: comparing a dc level of a sampling interval in said electric signal with a predetermined reference value to obtain a difference between said dc level and said reference value using an A/D converting section for dc level comparison which has a lower bit resolution than an A/D converting section for digital signal processing of said electric signal; and feeding back a clamp signal to said electric signal so that said obtained difference between said dc level and said reference value substantially becomes zero. This method is suitable for applying to a signal processing system for a solid state imaging apparatus.
    Type: Application
    Filed: June 11, 2007
    Publication date: October 25, 2007
    Applicant: Sony Corporation
    Inventors: Yasuaki Hisamatsu, Tsutomu Haruta, Ken Koseki
  • Publication number: 20070216564
    Abstract: An AD converter device is provided. In the AD converter device, a plurality of differential comparators operable to compare an analog signal with a slope like reference signal is arranged, and with reference to a comparison output of the plurality of the differential comparators, the analog signal is converted in direction of time base to measure time period, whereby a digital signal is obtained. The AD converter device includes a voltage applying module operable to apply a voltage signal in the same waveform as that of the reference signal alternately to a back gate terminal of differential pair transistors of the differential comparator.
    Type: Application
    Filed: March 12, 2007
    Publication date: September 20, 2007
    Inventor: Ken Koseki
  • Patent number: 7256382
    Abstract: When an addition/averaging process is done for pixels in the same color in a unit pixel block in a stage reading pixel information to a horizontal signal line, the addition/averaging process is also done for a noise component added in a signal process from the pixels to the horizontal signal line. Thus, a problem arises in the signal-to-noise ratio. Each of signal processing circuits of a column signal processing circuit part is provided with reverse amplifiers which output signals of pixels transmitted by a vertical signal line at a low impedance, and with feedback capacitances which are adjustably connected in parallel to these reverse amplifiers, the signal processing circuit being disposed at every column. These feedback capacitances are used to do row wise and column wise pixel addition for the pixels in the same color in the unit pixel block to take out pixel signals for a single pixel in simulation.
    Type: Grant
    Filed: April 25, 2006
    Date of Patent: August 14, 2007
    Assignee: Sony Corporation
    Inventors: Koji Yahazu, Kazuhide Yokota, Ken Koseki
  • Publication number: 20070085921
    Abstract: A solid-state imaging device includes: a pixel array section having a plurality of unit pixels, each including a photoelectric conversion element, arranged therein; driving means for performing a shutter operation for removing charge stored in the photoelectric conversion element and a read operation for reading the charge of an electric signal that is obtained by the photoelectric conversion of the photoelectric conversion element and is then stored in the photoelectric conversion element; and control means, when a unit pixel driving mode is changed from a first driving mode to a second driving mode in the units of frames, for changing the shutter operation to the second driving mode while keeping the read operation in the first driving mode for a period corresponding to one frame in the current frame, and changing the read operation to the second driving mode in the next frame.
    Type: Application
    Filed: October 2, 2006
    Publication date: April 19, 2007
    Inventors: Kazushi Kitagata, Soichiro Kuramochi, Ken Koseki
  • Publication number: 20070080376
    Abstract: A solid-state image pickup device includes a pixel array section including a plurality of unit pixels, a reference signal production section configured to generate a reference signal and output a detection value, a comparison section configured to compare a reset level upon resetting, a counter configured to start a counting action and continue the counting action to measure a comparison time period in order to obtain count values corresponding to the reset level and the signal level, a detection section configured to retain a result of the comparison of said comparison section when the reset level reaches the detection value as a result of the detection of a black sun phenomenon for a fixed period of time, and a prevention section configured to prevent a black sun phenomenon based on a result of the detection of said detection section.
    Type: Application
    Filed: October 2, 2006
    Publication date: April 12, 2007
    Inventors: Kouzo Adachi, Yoshiaki Inada, Junichi Inutsuka, Ken Koseki
  • Publication number: 20070069112
    Abstract: The levels of the power supply and the ground are kept constant against a parasitic resistance by keeping the constant current of an amplifier irrespective of the size of a pixel signal and the gain of the amplifier in this case in an image signal reading circuit system having the amplifier arranged to each column. The amplifier has a limiter at an output terminal thereof which limits an output voltage of the amplifier to a range for keeping the constant consumption-current.
    Type: Application
    Filed: November 27, 2006
    Publication date: March 29, 2007
    Inventor: Ken Koseki