Patents by Inventor Klaus Reingruber
Klaus Reingruber has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 10411000Abstract: A microelectronic package is described with an illuminated backside exterior. In one example, the package has a package substrate, a die attached to the package substrate, a cover over the die and the package substrate, a lamp, and a screen over the die, externally visible and optically coupled to the lamp so that when the lamp is illuminated the illumination is externally visible through the screen.Type: GrantFiled: March 31, 2016Date of Patent: September 10, 2019Assignee: Intel IP CorporationInventors: Marc Stephan Dittes, Sven Albers, Christian Georg Geissler, Andreas Wolter, Klaus Reingruber, Georg Seidemann, Thomas Wagner, Richard Patten
-
Patent number: 10403609Abstract: A system-in-package device includes at least three electrical device components arranged in a common package. A first electrical device component includes a first vertical dimension, a second electrical device component includes a second vertical dimension and a third electrical device component comprises a third vertical dimension. The first electrical device component and the second electrical device component are arranged side by side in the common package. Further, the third electrical device component is arranged on top of the first electrical device component in the common package. At least a part of the third electrical device component is arranged vertically between a front side level of the second electrical device component and a back side level of the second electrical device component.Type: GrantFiled: December 21, 2015Date of Patent: September 3, 2019Assignee: Intel IP CorporationInventors: Christian Geissler, Sven Albers, Georg Seidemann, Andreas Wolter, Klaus Reingruber, Thomas Wagner, Marc Dittes
-
Publication number: 20190267519Abstract: An optoelectronic component includes a carrier, an optoelectronic arrangement, and a potting material, wherein the optoelectronic arrangement includes an optoelectronic semiconductor chip, the optoelectronic arrangement is arranged above a top side of the carrier, the potting material is arranged above the top side of the carrier such that the optoelectronic arrangement is embedded into the potting material, a radiation emission face of the optoelectronic arrangement is not covered by the potting material, and a surface of the potting material is formed above the radiation emission face in relation to the top side of the carrier.Type: ApplicationFiled: February 26, 2019Publication date: August 29, 2019Inventors: Peter Nagel, Klaus Reingruber, Simone Brantl, Konrad Wagner, Ralf Müller
-
Patent number: 10366968Abstract: A microelectronic package with two semiconductor die coupled on opposite sides of a redistribution layer 108, and at least partially overlapping with one another. At least a first of the semiconductor die includes two sets of contacts, the first group of contacts arranged at a lesser pitch relative to one another than are a second group of contacts. The first group of contacts at the larger pitch are placed to engage contacts in a redistribution layer 108. The second group of contacts at the lesser pitch are placed to engage respective contacts at the same pitch on the second semiconductor die.Type: GrantFiled: September 30, 2016Date of Patent: July 30, 2019Assignee: Intel IP CorporationInventors: Klaus Reingruber, Andreas Wolter, Georg Seidemann, Thomas Wagner, Bernd Waidhas
-
Publication number: 20190189871Abstract: A method of producing a lighting device includes a radiation-emitting optoelectronic component, including: arranging the component on a carrier, applying a first layer on the carrier, wherein the first layer surrounds the component at least laterally in the form of a circumferential frame, and subsequently applying a second layer on the first layer laterally next to the frame, wherein the second layer includes a greater hardness than the first layer.Type: ApplicationFiled: November 16, 2018Publication date: June 20, 2019Inventors: Peter Nagel, Klaus Reingruber
-
Publication number: 20190121041Abstract: Embodiments of the disclosure are directed to a chip package that includes a base that includes a redistribution layer; an optical transducer circuit element on the base electrically connected to the redistribution layer; an optical element adjacent to the optical transducer circuit element and at an edge of the base; and an encasement encasing the optical transducer circuit element and a portion of the optical element, wherein one side of the optical element is exposed at an edge of the encasement and at the edge of the printed circuit board.Type: ApplicationFiled: March 28, 2016Publication date: April 25, 2019Applicant: Intel IP CorporationInventors: Sven Albers, Marc Dittes, Andreas Wolter, Klaus Reingruber, Georg Seidemann, Christian Geissler, Thomas Wagner, Richard Patten
-
Publication number: 20190109120Abstract: IC package assemblies including a molding compound in which an IC chip surface is recessed relative to the molding compound. Thickness of the IC chip may be reduced relative to its thickness during the molding process. Another IC chip, heat spreader, etc. may then occupy the resultant recess framed by the molding compound to achieve a fine stacking pitch. In some embodiments, a package-on-package (PoP) assembly includes a center-molded IC chip flip-chip-bonded to a first package substrate. A second substrate to which a second IC chip is flip-chip bonded is then electrically coupled to the first substrate by through-molding vias. Within the PoP assembly, the second IC chip may be disposed back-to-back with the center-molded IC chip so as to occupy the recess framed by the molding compound.Type: ApplicationFiled: December 10, 2018Publication date: April 11, 2019Applicant: Intel IP CorporationInventors: Georg Seidemann, Klaus Reingruber
-
Patent number: 10228725Abstract: A flexible band wearable electronic device includes a plurality of rigid links. The flexible band wearable electronic device also includes a number of pivot joints coupling the plurality of rigid links together. The flexible band wearable electronic device further includes a first electronic device on a first of the plurality of rigid links, and a second electronic device on a second of the plurality of rigid links. The flexible band wearable electronic device still further includes an electrical communication pathway between first electronic device and the second electronic device and through at least a portion of one of the number of pivot joints.Type: GrantFiled: September 30, 2016Date of Patent: March 12, 2019Assignee: Intel IP CorporationInventors: Sven Albers, Klaus Reingruber, Andreas Wolter, Georg Seidemann, Christian Geissler, Thorsten Meyer, Gerald Ofner
-
Publication number: 20190072732Abstract: Disclosed is a package comprising a substrate having a patterned surface with an optical contact area, an optical redistribution layer (oRDL) feature, and a build-up material extending over the patterned surface of the substrate and around portions of the oRDL features. In some embodiments, the package comprises a liner sheathing the oRDL features. In some embodiments, the oRDL feature extends through openings in an outer surface of the build-up material and forms posts extending outward from the outer surface. In some embodiments, the package comprises an electrical redistribution layer (eRDL) feature, at least some portion of which overlap at least some portion of the oRDL feature. In some embodiments, the package comprises an optical fiber coupled to the oRDL features.Type: ApplicationFiled: November 6, 2018Publication date: March 7, 2019Applicant: Intel IP CorporationInventors: Georg Seidemann, Christian Geissler, Sven Albers, Thomas Wagner, Marc Dittes, Klaus Reingruber, Andreas Wolter, Richard Patten
-
Patent number: 10209466Abstract: Disclosed is a package comprising a substrate having a patterned surface with an optical contact area, an optical redistribution layer (oRDL) feature, and a build-up material extending over the patterned surface of the substrate and around portions of the oRDL features. In some embodiments, the package comprises a liner sheathing the oRDL features. In some embodiments, the oRDL feature extends through openings in an outer surface of the build-up material and forms posts extending outward from the outer surface. In some embodiments, the package comprises an electrical redistribution layer (eRDL) feature, at least some portion of which overlap at least some portion of the oRDL feature. In some embodiments, the package comprises an optical fiber coupled to the oRDL features.Type: GrantFiled: April 2, 2016Date of Patent: February 19, 2019Assignee: Intel IP CorporationInventors: Georg Seidemann, Christian Geissler, Sven Albers, Thomas Wagner, Marc Dittes, Klaus Reingruber, Andreas Wolter, Richard Patten
-
Patent number: 10186499Abstract: IC package assemblies including a molding compound in which an IC chip surface is recessed relative to the molding compound. Thickness of the IC chip may be reduced relative to its thickness during the molding process. Another IC chip, heat spreader, etc. may then occupy the resultant recess framed by the molding compound to achieve a fine stacking pitch. In some embodiments, a package-on-package (PoP) assembly includes a center-molded IC chip flip-chip-bonded to a first package substrate. A second substrate to which a second IC chip is flip-chip bonded is then electrically coupled to the first substrate by through-molding vias. Within the PoP assembly, the second IC chip may be disposed back-to-back with the center-molded IC chip so as to occupy the recess framed by the molding compound.Type: GrantFiled: June 30, 2016Date of Patent: January 22, 2019Assignee: Intel IP CorporationInventors: Georg Seidemann, Klaus Reingruber
-
Patent number: 10170409Abstract: Embodiments of the present disclosure are directed to package assemblies and methods for fabricating package assemblies. In one embodiment, a package assembly includes a die at least partially embedded in a mold compound; and a through mold via (TMV). The TMV may have vertical sides or may include two different portions with varying shapes. In some instances, prefabricated via bars may be used during fabrication. Package assemblies of the present disclosure may include package-on-package (POP) interconnects having a pitch of less than 0.3 mm. Other embodiments may be described and/or claimed.Type: GrantFiled: December 23, 2013Date of Patent: January 1, 2019Assignee: INTEL CORPORATIONInventors: Sanka Ganesan, John S. Guzek, Nitesh Nimkar, Klaus Reingruber, Thorsten Meyer
-
Publication number: 20180374819Abstract: A method includes aligning a wire with a package body having a contact pad and moving the wire through the package body to form electrical contact with the contact pad.Type: ApplicationFiled: December 18, 2015Publication date: December 27, 2018Inventors: Christian Geissler, Sven Albers, Georg Seidemann, Andreas Wolter, Klaus Reingruber, Thomas Wagner, Marc Dittes
-
Publication number: 20180342431Abstract: An electronic assembly that includes an electronic component; and an interposer that includes a body having upper and lower surfaces and side walls extending between the upper and lower surfaces, the interposer further including conductive routings that are exposed on at least one of the side walls, wherein the electronic component is connected directly to the interposer. The conductive routings are exposed on each side wall and on the upper and lower surfaces. The electronic assembly may further includes a substrate having a cavity such that the interposer is within the cavity, wherein the cavity includes sidewalls and substrate includes conductive traces that are exposed from the sidewalls of the cavity, wherein the conductive traces that are exposed from the sidewalls of the cavity are electrically connected directly to the conductive routings that are exposed on at least one of the side walls of the interposer.Type: ApplicationFiled: December 18, 2015Publication date: November 29, 2018Inventors: Klaus Reingruber, Christian Geissler, Georg Seidemann, Sonja Koller
-
Publication number: 20180331080Abstract: A system-in-package device includes at least three electrical device components arranged in a common package. A first electrical device component includes a first vertical dimension, a second electrical device component includes a second vertical dimension and a third electrical device component comprises a third vertical dimension. The first electrical device component and the second electrical device component are arranged side by side in the common package. Further, the third electrical device component is arranged on top of the first electrical device component in the common package. At least a part of the third electrical device component is arranged vertically between a front side level of the second electrical device component and a back side level of the second electrical device component.Type: ApplicationFiled: December 21, 2015Publication date: November 15, 2018Inventors: Christian Geissler, Sven Albers, Georg Seidemann, Andreas Wolter, Klaus Reingruber, Thomas Wagner, Marc Dittes
-
Patent number: 10121726Abstract: Embodiments of the present disclosure relate to a cooler for semiconductor devices. The semiconductor device may be electrically coupleable to a power source. The device may generate heat when the power source supplies power to the device during use of the device. The cooler may be coupled to one or more surfaces of the device. The cooler may include a hydrophilic material to adsorb water from ambient air. During operation of the device, the cooler may cool the device by conduction of heat away from the device to the cooler. The cooler may include water that is evaporated during use of the device to increase cooling capacity of the cooler. The cooler may be recharged with water from humidity in air when the device is not operated or operated at a lower power level. Other embodiments may be described and/or claimed.Type: GrantFiled: August 28, 2015Date of Patent: November 6, 2018Assignee: INTEL IP CORPORATIONInventors: Sven Albers, Klaus Reingruber, Andreas Wolter, Georg Seidemann, Christian Geissler, Alexandra Atzesdorfer, Sonja Koller
-
Publication number: 20180226185Abstract: An electronic package that includes a substrate; a first electronic component mounted on one side of the substrate; a second electronic component mounted on an opposing side of the substrate; a core mounted to the substrate, wherein the core extends through the substrate; a first wire electrically attached to at least one of the first electronic component and the substrate, wherein the first wire is wrapped around the core to form a first coil on the one side of the substrate; and a second wire electrically attached to at least one of the second electronic component and the substrate, wherein the second wire is wrapped around the core to form a second coil on the opposing side of the substrate.Type: ApplicationFiled: January 4, 2018Publication date: August 9, 2018Inventors: Sven Albers, Klaus Reingruber, Andreas Wolter
-
Publication number: 20180150156Abstract: Some forms relate to wearable computing devices that include a “touch pad” like interface. In some forms, the example wearable computing devices may be integrated with (or attached to) textiles (i.e. clothing). In other forms, the example wearable computing devices may be attached directly to the skin of someone (i.e., similar to a bandage) that utilizes any of the example wearable computing devices. The example wearable computing devices include a flexible touch pad that may allow a user of the wearable computing device to more easily operate the wearable computing device. The example wearable computing devices described herein may include a variety of electronics. Some examples include a power supply and/or a communication device among other types of electronics.Type: ApplicationFiled: January 25, 2018Publication date: May 31, 2018Inventors: Sven Albers, Klaus Reingruber, Teodora Ossiander, Andreas Wolter, Sonja Koller, Georg Seidemann, Jan Proschwitz, Hans-Joachim Barth, Bastiaan Elshof
-
Publication number: 20180092443Abstract: A flexible band wearable electronic device includes a plurality of rigid links. The flexible band wearable electronic device also includes a number of pivot joints coupling the plurality of rigid links together. The flexible band wearable electronic device further includes a first electronic device on a first of the plurality of rigid links, and a second electronic device on a second of the plurality of rigid links. The flexible band wearable electronic device still further includes an electrical communication pathway between first electronic device and the second electronic device and through at least a portion of one of the number of pivot joints.Type: ApplicationFiled: September 30, 2016Publication date: April 5, 2018Inventors: Sven Albers, Klaus Reingruber, Andreas Wolter, Georg Seidemann, Christian Geissler, Thorsten Meyer, Gerald Ofner
-
Publication number: 20180095426Abstract: A flexible band wearable electronic device includes a plurality of rigid links. The flexible band wearable electronic device also includes a number of pivot joints coupling the plurality of rigid links together. The flexible band wearable electronic device further includes a first electronic device on a first of the plurality of rigid links, and a second electronic device on a second of the plurality of rigid links. The flexible band wearable electronic device still further includes an electrical communication pathway between first electronic device and the second electronic device and through at least a portion of one of the number of pivot joints.Type: ApplicationFiled: September 30, 2016Publication date: April 5, 2018Inventors: Sven Albers, Klaus Reingruber, Andreas Wolter, Georg Seidemann, Christian Geissler, Thorsten Meyer, Gerald Ofner