Patents by Inventor Koichiro Ishibashi

Koichiro Ishibashi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170206951
    Abstract: A logic circuit in a system LSI is provided with a power switch so as to cut off the switch at the time of standby, reducing leakage current. At the same time, an SRAM circuit of the system LSI controls a substrate bias to reduce leakage current.
    Type: Application
    Filed: April 3, 2017
    Publication date: July 20, 2017
    Inventors: Masanao Yamaoka, Koichiro Ishibashi, Shigezumi Matsui, Kenichi Osada
  • Publication number: 20170179136
    Abstract: Prior known static random access memory (SRAM) cells are required that a diffusion layer be bent into a key-like shape in order to make electrical contact with a substrate with a P-type well region formed therein, which would result in a decrease in asymmetry leading to occurrence of a problem as to the difficulty in micro-patterning. To avoid this problem, the P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supplying power to the substrate are formed in parallel to word lines in such a manner that one regions is provided per group of thirty two memory cell rows or sixty four cell rows.
    Type: Application
    Filed: March 2, 2017
    Publication date: June 22, 2017
    Inventors: Kenichi Osada, Masataka Minami, Shuji Ikeda, Koichiro Ishibashi
  • Publication number: 20170146038
    Abstract: A cylinder guide mechanism includes a floating bush, a holding part that holds the floating bush, and a linear guide. When a working fluid is supplied in a tube and a piston rod moves back and forth, the floating bush and a guide member of the linear guide move back and forth in the same direction. At this time, a slider of the linear guide is displaced relative to the guide member by retaining the same position. The slider is connected to the tube via an L-bracket.
    Type: Application
    Filed: June 23, 2015
    Publication date: May 25, 2017
    Applicant: SMC CORPORATION
    Inventors: Koichiro ISHIBASHI, Motohiro SATO, Nariaki SUZUKI, Hidefumi IKEDA, Toshio SATO
  • Patent number: 9646678
    Abstract: Prior known static random access memory (SRAM) cells are required that a diffusion layer be bent into a key-like shape in order to make electrical contact with a substrate with a P-type well region formed therein, which would result in a decrease in asymmetry leading to occurrence of a problem as to the difficulty in micro-patterning. To avoid this problem, the P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supplying power to the substrate are formed in parallel to word lines in such a manner that one regions is provided per group of thirty two memory cell rows or sixty four cell rows.
    Type: Grant
    Filed: July 21, 2016
    Date of Patent: May 9, 2017
    Assignee: Renesas Electronics Corporation
    Inventors: Kenichi Osada, Masataka Minami, Shuji Ikeda, Koichiro Ishibashi
  • Publication number: 20170011794
    Abstract: Cell power supply lines are arranged for memory cell columns, and adjust impedances or voltage levels of the cell power supply lines according to the voltage levels of bit lines in the corresponding columns, respectively. In the data write operation, the cell power supply line is forced into a floating state according to the bit line potential on a selected column and has the voltage level changed, and a latching capability of a selected memory cell is reduced to write data fast. Even with a low power supply voltage, a static semiconductor memory device that can stably perform write and read of data is implemented.
    Type: Application
    Filed: September 23, 2016
    Publication date: January 12, 2017
    Inventors: Koji NII, Shigeki OBAYASHI, Hiroshi MAKINO, Koichiro ISHIBASHI, Hirofumi SHINOHARA
  • Publication number: 20170001245
    Abstract: A chuck apparatus grips a workpiece by a gripping section having a pair of chuck members. The chuck apparatus is equipped with a cover member and pressing members. The cover member includes insertion holes through which fingers of the chuck members are inserted, and seal members that surround the insertion holes and abut against the fingers. The cover member is attached to a body so as to cover base portions of the chuck members, and is elastically deformable so as to follow displacement of the chuck members. The pressing members press the seal members against the fingers.
    Type: Application
    Filed: June 6, 2016
    Publication date: January 5, 2017
    Inventors: Koji HARA, Koichiro ISHIBASHI
  • Patent number: 9530485
    Abstract: The gate tunnel leakage current is increased in the up-to-date process, so that it is necessary to reduce the gate tunnel leakage current in the LSI which is driven by a battery for use in a cellular phone and which needs to be in a standby mode at a low leakage current. In a semiconductor integrated circuit device, the ground source electrode lines of logic and memory circuits are kept at a ground potential in an active mode, and are kept at a voltage higher than the ground potential in an unselected standby mode. The gate tunnel leakage current can be reduced without destroying data.
    Type: Grant
    Filed: August 14, 2015
    Date of Patent: December 27, 2016
    Assignee: RENESAS ELECTRONICS CORPORATION
    Inventors: Kenichi Osada, Koichiro Ishibashi, Yoshikazu Saitoh, Akio Nishida, Masaru Nakamichi, Naoki Kitai
  • Publication number: 20160368117
    Abstract: A chuck apparatus includes a first rotating shaft provided with a first gripping member, a second rotating shaft provided with a second gripping member, and a power transmission mechanism configured to convert reciprocating movement of a piston unit into rotational movement of the first rotating shaft and the second rotating shaft. The first rotating shaft and the second rotating shaft are arranged side by side in a direction of displacement of the piston unit.
    Type: Application
    Filed: May 26, 2016
    Publication date: December 22, 2016
    Applicant: SMC CORPORATION
    Inventors: Koji HARA, Kouichirou Kanda, Koichiro Ishibashi
  • Patent number: 9496028
    Abstract: Cell power supply lines are arranged for memory cell columns, and adjust impedances or voltage levels of the cell power supply lines according to the voltage levels of bit lines in the corresponding columns, respectively. In the data write operation, the cell power supply line is forced into a floating state according to the bit line potential on a selected column and has the voltage level changed, and a latching capability of a selected memory cell is reduced to write data fast. Even with a low power supply voltage, a static semiconductor memory device that can stably perform write and read of data is implemented.
    Type: Grant
    Filed: November 16, 2015
    Date of Patent: November 15, 2016
    Assignee: RENESAS ELECTRONICS CORPORATION
    Inventors: Koji Nii, Shigeki Obayashi, Hiroshi Makino, Koichiro Ishibashi, Hirofumi Shinohara
  • Publication number: 20160329091
    Abstract: Prior known static random access memory (SRAM) cells are required that a diffusion layer be bent into a key-like shape in order to make electrical contact with a substrate with a P-type well region formed therein, which would result in a decrease in asymmetry leading to occurrence of a problem as to the difficulty in micro-patterning. To avoid this problem, the P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supplying power to the substrate are formed in parallel to word lines in such a manner that one regions is provided per group of thirty two memory cell rows or sixty four cell rows.
    Type: Application
    Filed: July 21, 2016
    Publication date: November 10, 2016
    Inventors: Kenichi Osada, Masataka Minami, Shuji Ikeda, Koichiro Ishibashi
  • Patent number: 9449678
    Abstract: A P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supplying power to the substrate are formed in parallel to word lines in such a manner that one region is provided per group of thirty two memory cell rows or sixty four cell rows.
    Type: Grant
    Filed: June 26, 2015
    Date of Patent: September 20, 2016
    Assignee: Renesas Electronics Corporation
    Inventors: Kenichi Osada, Masataka Minami, Shuji Ikeda, Koichiro Ishibashi
  • Patent number: 9353861
    Abstract: A coupling structure for a piston used in a fluid-pressure cylinder. The piston in the fluid-pressure cylinder includes a piston hole that runs through a central part of the piston in an axial direction thereof. One end of a piston rod and a coupling body coupled to the one end are inserted into the piston hole. The coupling body includes: a main part that contacts the one end of the piston rod; and an angled part formed around the main part and inclined at a prescribed angle with respect thereto. When the coupling body is subjected to pressure inside the piston hole, the diameter of the coupling body increases and a pointed edge of the angled part engages with an inner surface of the piston hole such that the coupling body couples the piston and the piston rod.
    Type: Grant
    Filed: May 21, 2012
    Date of Patent: May 31, 2016
    Assignee: SMC KABUSHIKI KAISHA
    Inventors: Koichiro Ishibashi, Koji Hara, Toshio Sato
  • Publication number: 20160078925
    Abstract: Cell power supply lines are arranged for memory cell columns, and adjust impedances or voltage levels of the cell power supply lines according to the voltage levels of bit lines in the corresponding columns, respectively. In the data write operation, the cell power supply line is forced into a floating state according to the bit line potential on a selected column and has the voltage level changed, and a latching capability of a selected memory cell is reduced to write data fast. Even with a low power supply voltage, a static semiconductor memory device that can stably perform write and read of data is implemented.
    Type: Application
    Filed: November 16, 2015
    Publication date: March 17, 2016
    Inventors: Koji NII, Shigeki OBAYASHI, Hiroshi MAKINO, Koichiro ISHIBASHI, Hirofumi SHINOHARA
  • Patent number: 9286968
    Abstract: Prior known static random access memory (SRAM) cells required that a diffusion layer be bent into a key-like shape in order to make electrical contact with a substrate with a P-type well region formed therein, which would result in a decrease in asymmetry leading to difficulty in micro-patterning. To avoid this problem, the P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supply power to the substrate are formed in parallel to word lines.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: March 15, 2016
    Assignee: Renesas Electronics Corporation
    Inventors: Kenichi Osada, Masataka Minami, Shuji Ikeda, Koichiro Ishibashi
  • Publication number: 20160071573
    Abstract: A logic circuit in a system LSI is provided with a power switch so as to cut off the switch at the time of standby, reducing leakage current. At the same time, an SRAM circuit of the system LSI controls a substrate bias to reduce leakage current.
    Type: Application
    Filed: November 13, 2015
    Publication date: March 10, 2016
    Inventors: Masanao Yamaoka, Koichiro Ishibashi, Shigezumi Matsui, Kenichi Osada
  • Publication number: 20160049188
    Abstract: A P-type well region in which an inverter making up an SRAM cell is formed is subdivided into two portions, which are disposed on the opposite sides of an N-type well region NW1 and are formed so that a diffusion layer forming a transistor has no curvature while causing the layout direction to run in a direction parallel to well boundary lines and bit lines. At intermediate locations of an array, regions for use in supplying power to the substrate are formed in parallel to word lines in such a manner that one region is provided per group of thirty two memory cell rows or sixty four cell rows.
    Type: Application
    Filed: June 26, 2015
    Publication date: February 18, 2016
    Inventors: Kenichi OSADA, Masataka Minami, Shuji Ikeda, Koichiro Ishibashi
  • Patent number: 9218873
    Abstract: Cell power supply lines are arranged for memory cell columns, and adjust impedances or voltage levels of the cell power supply lines according to the voltage levels of bit lines in the corresponding columns, respectively. In the data write operation, the cell power supply line is forced into a floating state according to the bit line potential on a selected column and has the voltage level changed, and a latching capability of a selected memory cell is reduced to write data fast. Even with a low power supply voltage, a static semiconductor memory device that can stably perform write and read of data is implemented.
    Type: Grant
    Filed: January 9, 2014
    Date of Patent: December 22, 2015
    Assignee: RENESAS ELECTRONICS CORPORATION
    Inventors: Koji Nii, Shigeki Obayashi, Hiroshi Makino, Koichiro Ishibashi, Hirofumi Shinohara
  • Patent number: 9214221
    Abstract: A semiconductor device is provided. The semiconductor device includes a logic circuit, an SRAM circuit coupled to a power line, and a switch coupled between the logic circuit and the power line. Before the switch is changed to an off position, a part of information held in the logic circuit is transferred to the SRAM circuit.
    Type: Grant
    Filed: April 4, 2014
    Date of Patent: December 15, 2015
    Assignee: Renesas Electronics Corporation
    Inventors: Masanao Yamaoka, Koichiro Ishibashi, Shigezumi Matsui, Kenichi Osada
  • Publication number: 20150357026
    Abstract: The gate tunnel leakage current is increased in the up-to-date process, so that it is necessary to reduce the gate tunnel leakage current in the LSI which is driven by a battery for use in a cellular phone and which needs to be in a standby mode at a low leakage current. In a semiconductor integrated circuit device, the ground source electrode lines of logic and memory circuits are kept at a ground potential in an active mode, and are kept at a voltage higher than the ground potential in an unselected standby mode. The gate tunnel leakage current can be reduced without destroying data.
    Type: Application
    Filed: August 14, 2015
    Publication date: December 10, 2015
    Inventors: Kenichi OSADA, Koichiro ISHIBASHI, Yoshikazu SAITOH, Akio NISHIDA, Masaru NAKAMICHI, Naoki KITAI
  • Patent number: 9111636
    Abstract: The gate tunnel leakage current is increased in the up-to-date process, so that it is necessary to reduce the gate tunnel leakage current in the LSI which is driven by a battery for use in a cellular phone and which needs to be in a standby mode at a low leakage current. In a semiconductor integrated circuit device, the ground source electrode lines of logic and memory circuits are kept at a ground potential in an active mode, and are kept at a voltage higher than the ground potential in an unselected standby mode. The gate tunnel leakage current can be reduced without destroying data.
    Type: Grant
    Filed: July 3, 2014
    Date of Patent: August 18, 2015
    Assignee: RENESAS ELECTRONICS CORPORATION
    Inventors: Kenichi Osada, Koichiro Ishibashi, Yoshikazu Saitoh, Akio Nishida, Masaru Nakamichi, Naoki Kitai