Patents by Inventor Kristy Campbell

Kristy Campbell has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080206920
    Abstract: A method of forming a memory device, such as a PCRAM, including selecting a chalcogenide glass backbone material for a resistance variable memory function and devices formed using such a method.
    Type: Application
    Filed: February 28, 2008
    Publication date: August 28, 2008
    Inventor: Kristy A. Campbell
  • Publication number: 20080188034
    Abstract: The invention includes a device displaying differential negative resistance characterized by a current-versus-voltage profile having a peak-to-valley ratio of at least about 9. The invention also includes a semiconductor construction comprising a substrate, and a first layer over the substrate. The first layer comprises Ge and one or more of S, Te and Se. A second layer is over the first layer. The second layer comprises M and A, where M is a transition metal and A is one or more of O, S, Te and Se. A third layer is over the second layer, and comprises Ge and one or more of S, Te and Se. The first, second and third layers are together incorporated into an assembly displaying differential negative resistance. Additionally, the invention includes methodology for forming assemblies displaying differential negative resistance, such as tunnel diode assemblies.
    Type: Application
    Filed: January 31, 2008
    Publication date: August 7, 2008
    Inventor: Kristy A. Campbell
  • Publication number: 20080185574
    Abstract: A method of forming a non-volatile resistance variable device includes forming a first conductive electrode material on a substrate. A metal doped chalcogenide comprising material is formed over the first conductive electrode material. Such comprises the metal and AxBy, where “B” is selected from S, Se and Te and mixtures thereof, and where “A” comprises at least one element which is selected from Group 13, Group 14, Group 15, or Group 17 of the periodic table. In one aspect, the chalcogenide comprising material is exposed to and HNO3 solution. In one aspect the outer surface is oxidized effective to form a layer comprising at least one of an oxide of “A” or an oxide of “B”. In one aspect, a passivating material is formed over the metal doped chalcogenide comprising material. A second conductive electrode material is deposited, and a second conductive electrode material of the device is ultimately formed therefrom.
    Type: Application
    Filed: January 24, 2008
    Publication date: August 7, 2008
    Inventors: Kristy A. Campbell, Terry L. Gilton, John T. Moore, Jiutao Li
  • Publication number: 20080182357
    Abstract: A memory device, such as a PCRAM, including a chalcogenide glass backbone material with germanium telluride glass and methods of forming such a memory device.
    Type: Application
    Filed: January 11, 2008
    Publication date: July 31, 2008
    Inventor: Kristy A. Campbell
  • Publication number: 20080164456
    Abstract: Methods and apparatus for providing a resistance variable memory device with agglomeration prevention and thermal stability. According to one embodiment, a resistance variable memory device is provided having at least one tin-chalcogenide layer proximate at least one chalcogenide glass layer. The invention also relates to methods of forming such a memory device.
    Type: Application
    Filed: February 1, 2008
    Publication date: July 10, 2008
    Applicant: Micron Technology, Inc.
    Inventor: Kristy A. Campbell
  • Patent number: 7396699
    Abstract: A first conductive electrode material is formed on a substrate. Chalcogenide comprising material is formed thereover. The chalcogenide material comprises AxSey. A silver comprising layer is formed over the chalcogenide material. The silver is irradiated effective to break a chalcogenide bond of the chalcogenide material at an interface of the silver comprising layer and chalcogenide material and diffuse at least some of the silver into the chalcogenide material. After the irradiating, the chalcogenide material outer surface is exposed to an iodine comprising fluid effective to reduce roughness of the chalcogenide material outer surface from what it was prior to the exposing. After the exposing, a second conductive electrode material is deposited over the chalcogenide material, and which is continuous and completely covering at least over the chalcogenide material, and the second conductive electrode material is formed into an electrode of the device.
    Type: Grant
    Filed: May 9, 2006
    Date of Patent: July 8, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Kristy A. Campbell, John T. Moore
  • Publication number: 20080157052
    Abstract: A PCRAM memory device having a chalcogenide glass layer, preferably comprising antimony selenide having a stoichometric formula of about Sb2Se3, and a metal-chalcogenide layer and methods of forming such a memory device.
    Type: Application
    Filed: March 7, 2008
    Publication date: July 3, 2008
    Inventor: Kristy A. Campbell
  • Patent number: 7393798
    Abstract: A PCRAM memory device having a chalcogenide glass layer, preferably comprising antimony selenide having a stoichometric formula of about Sb2Se3, and a metal-chalcogenide layer and methods of forming such a memory device.
    Type: Grant
    Filed: June 14, 2006
    Date of Patent: July 1, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Kristy A. Campbell
  • Publication number: 20080142773
    Abstract: A phase change memory element and methods for forming the same are provided. The memory element includes a first electrode and a chalcogenide comprising phase change material layer over the first electrode. A metal-chalcogenide layer is over the phase change material layer. The metal chalcogenide layer is tin-telluride. A second electrode is over the metal-chalcogenide layer. The memory element is configured to have reduced current requirements.
    Type: Application
    Filed: December 21, 2007
    Publication date: June 19, 2008
    Inventor: Kristy A. Campbell
  • Patent number: 7387909
    Abstract: The invention includes a device displaying differential negative resistance characterized by a current-versus-voltage profile having a peak-to-valley ratio of at least about 9. The invention also includes a semiconductor construction comprising a substrate, and a first layer over the substrate. The first layer comprises Ge and one or more of S, Te and Se. A second layer is over the first layer. The second layer comprises M and A, where M is a transition metal and A is one or more of O, S, Te and Se. A third layer is over the second layer, and comprises Ge and one or more of S, Te and Se. The first, second and third layers are together incorporated into an assembly displaying differential negative resistance. Additionally, the invention includes methodology for forming assemblies displaying differential negative resistance, such as tunnel diode assemblies.
    Type: Grant
    Filed: July 15, 2005
    Date of Patent: June 17, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Kristy A. Campbell
  • Patent number: 7385868
    Abstract: A method for refreshing PCRAM cells programmed to a low resistance state and entire arrays of PCRAM cells uses a simple refresh scheme which does not require separate control and application of discrete refresh voltages to the PCRAM cells in an array. Specifically, the array structure of a PCRAM device is constructed to allow leakage current to flow through each programmed cell in the array to refresh the programmed state. In one embodiment, the leakage current flows across the access device between the anode of the memory element and the bit line to which the cell is connected, for each memory cell in the array which has been programmed to the low resistance state. In another embodiment, the leakage current flows to the programmed cells through a doped substrate or doped regions of a substrate on which each cell is formed. An entire array is refreshed simultaneously by forming each memory element in the array to have one common anode formed as a single cell plate for the array.
    Type: Grant
    Filed: May 13, 2005
    Date of Patent: June 10, 2008
    Assignee: Micron Technology, Inc.
    Inventors: John T. Moore, Terry L. Gilton, Kristy A. Campbell
  • Publication number: 20080128674
    Abstract: The invention relates to a DNR (differential negative resistance) exhibiting device that can be programmed to store information as readable current amplitudes and to methods of making such a device. The stored data is semi-volatile. Generally, information written to a device in accordance with the invention can maintain its memory for a matter of minutes, hours, or days before a refresh is necessary. The power requirements of the device are far reduced compared to DRAM. The memory function of the device is highly stable, repeatable, and predictable. The device can be produced in a variety of ways.
    Type: Application
    Filed: December 28, 2007
    Publication date: June 5, 2008
    Inventor: Kristy A. Campbell
  • Publication number: 20080121859
    Abstract: Non-volatile memory devices with two stacked layers of chalcogenide materials comprising the active memory device have been investigated for their potential as phase change memories. The devices tested included GeTe/SnTe, Ge2Se3/SnTe, and Ge2Se3/SnSe stacks. All devices exhibited resistance switching behavior. The polarity of the applied voltage with respect to the SnTe or SnSe layer was critical to the memory switching properties, due to the electric field induced movement of either Sn or Te into the Ge-chalcogenide layer. One embodiment of the invention is a device comprising a stack of chalcogenide-containing layers which exhibit phase change switching only after a reverse polarity voltage potential is applied across the stack causing ion movement into an adjacent layer and thus “activating” the device to act as a phase change random access memory device or a reconfigurable electronics device when the applied voltage potential is returned to the normal polarity.
    Type: Application
    Filed: October 19, 2007
    Publication date: May 29, 2008
    Applicant: BOISE STATE UNIVERSITY
    Inventor: KRISTY A. CAMPBELL
  • Patent number: 7365411
    Abstract: A PCRAM memory device having a chalcogenide glass layer, preferably comprising antimony selenide having a stoichiometric formula of about Sb2Se3, and a metal-chalcogenide layer and methods of forming such a memory device.
    Type: Grant
    Filed: August 12, 2004
    Date of Patent: April 29, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Kristy A. Campbell
  • Patent number: 7366030
    Abstract: A memory device including a simultaneous read circuit design for multiple memory cells on a single interconnect using a fast fourier transform analysis circuit. The simultaneous read circuit can be used with any memory type storing information as an energy-absorbing state.
    Type: Grant
    Filed: January 29, 2004
    Date of Patent: April 29, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Kristy A. Campbell, Terry L. Gilton
  • Publication number: 20080093589
    Abstract: A memory element having a first electrode is provided, wherein the first electrode comprises at least one conductive nanostructure. The memory element further includes a second electrode and a resistance variable material layer between the first and second electrodes. The first electrode electrically is coupled to the resistance variable material. Methods for forming the memory element are also provided.
    Type: Application
    Filed: December 22, 2006
    Publication date: April 24, 2008
    Inventors: Jun Liu, Terry Gilton, John Moore, Kristy Campbell
  • Patent number: 7354793
    Abstract: A method of forming a memory device, such as a PCRAM, including selecting a chalcogenide glass backbone material for a resistance variable memory function and devices formed using such a method.
    Type: Grant
    Filed: August 12, 2004
    Date of Patent: April 8, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Kristy A. Campbell
  • Patent number: 7348209
    Abstract: Methods and apparatus for providing a resistance variable memory device with agglomeration prevention and thermal stability. According to one embodiment, a resistance variable memory device is provided having at least one tin-chalcogenide layer proximate at least one chalcogenide glass layer. The invention also relates to methods of forming such a memory device.
    Type: Grant
    Filed: August 29, 2006
    Date of Patent: March 25, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Kristy A. Campbell
  • Patent number: 7348205
    Abstract: A method of forming a resistance variable device includes forming a first conductive electrode material on a substrate. A metal doped chalcogenide comprising material is formed over the first conductive electrode material. Such comprises the metal and AxBy, where “B” is selected from S, Se and Te and mixtures thereof, and where “A” comprises at least one element which is selected from Group 13, Group 14, Group 15, or Group 17 of the periodic table. In one aspect, the chalcogenide comprising material is exposed to an HNO3 solution. In one aspect the outer surface is oxidized effective to form a layer comprising at least one of an oxide of “A” or an oxide of “B”. In one aspect, a passivating material is formed over the metal doped chalcogenide comprising material. A second conductive electrode material is deposited, and a second conductive electrode material of the device is ultimately formed therefrom.
    Type: Grant
    Filed: March 21, 2005
    Date of Patent: March 25, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Kristy A. Campbell, Terry L. Gilton, John T. Moore, Jiutao Li
  • Publication number: 20080067489
    Abstract: Methods and apparatus for providing a memory device that can be programmed a limited number of times. According to exemplary embodiments, a memory device and its method of formation provide a first electrode, a second electrode and a layer of a chalcogenide or germanium comprising material between the first electrode and the second electrode. The memory device further includes a tin-chalcogenide layer between the chalcogenide or germanium comprising material layer and the second electrode.
    Type: Application
    Filed: November 20, 2007
    Publication date: March 20, 2008
    Inventor: Kristy Campbell