Patents by Inventor Kuo Chiang

Kuo Chiang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210202309
    Abstract: In one example, a method includes performing a first etching process to pattern a dielectric layer and expose a contact etch stop layer, performing a second etching process to remove the etch stop layer and expose a top surface of an underlying feature, performing a third etching process to laterally recess the etch stop layer, and depositing a conductive material over the underlying feature to create a conductive feature in direct contact with the underlying feature.
    Type: Application
    Filed: March 15, 2021
    Publication date: July 1, 2021
    Inventors: Kuo-Chiang Tsai, Jyh-Huei Chen
  • Publication number: 20210202734
    Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a conductive gate stack formed over a substrate. A gate dielectric layer covers opposite sidewalls and a bottom of the conductive gate stack. A first gate spacer layer and a second gate spacer layer respectively cover portions of the gate dielectric layer corresponding to the opposite sidewalls of the conductive gate stack. A source/drain contact structure is separated from the conductive gate stack by the gate dielectric layer and the first gate spacer layer. A first insulating capping feature covers the conductive gate stack and is separated from the second gate spacer layer by the gate dielectric layer, and a second insulating capping feature covers the source/drain contact structure. An upper surface of the second insulating capping feature is substantially level with an upper surface of the first insulating capping feature.
    Type: Application
    Filed: March 15, 2021
    Publication date: July 1, 2021
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Kuo-Chiang TSAI, Fu-Hsiang SU, Yi-Ju CHEN, Jyh-Huei CHEN
  • Publication number: 20210165136
    Abstract: An imaging lens assembly includes a first optical element and a low-reflection layer. The first optical element has a central opening, and includes a first surface, a second surface and a first outer diameter surface. The first outer diameter surface is connected to the first surface and the second surface. The low-reflection layer is located on at least one of the first surface and the second surface, and includes a carbon black layer, a nano-microstructure and a coating layer. The nano-microstructure is directly contacted with and connected to the carbon black layer, and the nano-microstructure is farther from the first optical element than the carbon black layer from the first optical element. The coating layer is directly contacted with and connected to the nano-microstructure, and the coating layer is farther from the first optical element than the nano-microstructure from the first optical element.
    Type: Application
    Filed: July 22, 2020
    Publication date: June 3, 2021
    Inventors: Wen-Yu TSAI, Heng-Yi SU, Ming-Ta CHOU, Chien-Pang CHANG, Kuo-Chiang CHU
  • Patent number: 11018057
    Abstract: A semiconductor device includes a substrate, a first gate structure and a second gate structure over the substrate, a first hard mask on a top surface of the first gate structure, a second hard mask on the second gate structure and a third hard mask disposed between the first gate structure and the second gate structure and disposed between the first hard mask and the second hard mask. A bottom surface of the third hard mask is substantially flush with a bottom surface of the first gate structure.
    Type: Grant
    Filed: May 18, 2020
    Date of Patent: May 25, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Fu-Hsiang Su, Jyh-Huei Chen, Kuo-Chiang Tsai, Ke-Jing Yu
  • Publication number: 20210150284
    Abstract: A classification model building apparatus and a classification model building method thereof are provided. The classification model building apparatus introduces a clustering algorithm to assist in training a deep learning model for classification and takes a sum of a clustering loss function, a center concentration loss function and a classification loss function multiplied by different weights, respectively, as a total loss function for training the deep learning model. Based on the total loss function, the classification model building apparatus adjusts parameters of the deep learning model through a backpropagation algorithm to build a classification model.
    Type: Application
    Filed: January 13, 2020
    Publication date: May 20, 2021
    Inventors: Chen-Kuo CHIANG, Hao-Ting LI, Chih-Cheng LIN
  • Publication number: 20210132310
    Abstract: A structure including a photonic integrated circuit die, an electric integrated circuit die, a semiconductor dam, and an insulating encapsulant is provided. The photonic integrated circuit die includes an optical input/output portion and a groove located in proximity of the optical input/output portion, wherein the groove is adapted for lateral insertion of at least one optical fiber. The electric integrated circuit die is disposed over and electrically connected to the photonic integrated circuit die. The semiconductor dam is disposed over the photonic integrated circuit die. The insulating encapsulant is disposed over the photonic integrated circuit die and laterally encapsulates the electric integrated circuit die and the semiconductor dam.
    Type: Application
    Filed: December 14, 2020
    Publication date: May 6, 2021
    Inventors: Chen-Hua Yu, Hsing-Kuo Hsia, Sung-Hui Huang, Kuan-Yu Huang, Kuo-Chiang Ting, Shang-Yun Hou, Chi-Hsi Wu
  • Patent number: 10989027
    Abstract: An electric submersible pump (ESP) is described. The ESP includes a stator chamber, a stator within the stator chamber, a rotor, and an electrical connection. The stator chamber is configured to reside in a wellbore. The stator chamber is configured to attach to a tubing of a well. The stator chamber defines an inner bore having an inner bore wall that, when the stator chamber is attached to the tubing, is continuous with an inner wall of the tubing. The rotor is positioned within the inner bore of the stator chamber. The rotor includes an impeller. The rotor is configured to be retrievable from the well while the stator remains in the well. The stator is configured to drive the rotor to rotate the impeller and induce well fluid flow in response to receiving power through the electrical connection.
    Type: Grant
    Filed: August 28, 2019
    Date of Patent: April 27, 2021
    Assignee: Upwing Energy, LLC
    Inventors: Herman Artinian, Kuo-Chiang Chen, Patrick McMullen, David Biddick
  • Patent number: 10978352
    Abstract: In an embodiment, a FinFET device includes a semiconductor substrate and forming fins of a first height and a second height. A dielectric layer extends a fin of the first height to the fin of a second height. The dielectric layer is disposed on the top surface of the fin of the second height.
    Type: Grant
    Filed: December 27, 2019
    Date of Patent: April 13, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Joanna Chaw Yane Yin, Chi-Hsi Wu, Kuo-Chiang Ting, Kuang-Hsin Chen
  • Publication number: 20210098408
    Abstract: A method includes bonding a first device die and a second device die to an interconnect die. The interconnect die includes a first portion over and bonded to the first device die, and a second portion over and bonded to the second device die. The interconnect die electrically connects the first device die to the second device die. The method further includes encapsulating the interconnect die in an encapsulating material, and forming a plurality of redistribution lines over the interconnect die.
    Type: Application
    Filed: December 14, 2020
    Publication date: April 1, 2021
    Inventors: Kuo-Chiang Ting, Chi-Hsi Wu, Shang-Yun Hou, Tu-Hao Yu, Chia-Hao Hsu, Ting-Yu Yeh
  • Publication number: 20210088723
    Abstract: A device includes a first package connected to an interconnect substrate, wherein the interconnect substrate includes conductive routing; and a second package connected to the interconnect substrate, wherein the second package includes a photonic layer on a substrate, the photonic layer including a silicon waveguide coupled to a grating coupler and to a photodetector; a via extending through the substrate; an interconnect structure over the photonic layer, wherein the interconnect structure is connected to the photodetector and to the via; and an electronic die bonded to the interconnect structure, wherein the electronic die is connected to the interconnect structure.
    Type: Application
    Filed: July 16, 2020
    Publication date: March 25, 2021
    Inventors: Chen-Hua Yu, Hsing-Kuo Hsia, Kuo-Chiang Ting, Sung-Hui Huang, Shang-Yun Hou, Chi-Hsi Wu
  • Publication number: 20210082756
    Abstract: Semiconductor device and the manufacturing method thereof are disclosed herein. An exemplary semiconductor device comprises a substrate; a gate structure disposed over the substrate and over a channel region of the semiconductor device, wherein the gate structure includes a gate stack and spacers disposed along sidewalls of the gate stack, the gate stack including a gate dielectric layer and a gate electrode; a first metal layer disposed over the gate stack, wherein the first metal layer laterally contacts the spacers over the gate dielectric layer and the gate electrode; and a gate via disposed over the first metal layer.
    Type: Application
    Filed: September 16, 2019
    Publication date: March 18, 2021
    Inventors: Kuo-Chiang Tsai, Jhy-Huei Chen
  • Publication number: 20210079772
    Abstract: A stator for a downhole-type motor includes a housing. The housing includes a sleeve. The sleeve includes a first layer, a second layer, and a third layer. The first layer is erosion-resistant. The second layer is corrosion-resistant. The third layer can provide structural support. The stator includes a motor stack. The stator can be used to drive a rotor disposed within an inner bore of the housing.
    Type: Application
    Filed: September 11, 2020
    Publication date: March 18, 2021
    Inventors: Patrick McMullen, Kuo-Chiang Chen
  • Publication number: 20210082821
    Abstract: A method of fabricating an integrated circuit device is provided. The method includes depositing a first dielectric layer over a semiconductor substrate and forming first and second via contacts in the first dielectric layer and extending below a bottom surface of the first dielectric layer. The method also includes etching back the first dielectric layer to expose upper portions of the first and second via contacts. The method further includes depositing an etch stop layer conformally on the upper portions of the first and second via contacts and on the first dielectric layer. In addition, the method includes depositing a second dielectric layer on the etch stop layer and forming first and second metal lines in the second dielectric layer to be electrically connected to the first via contact and the second via contact, respectively.
    Type: Application
    Filed: November 10, 2020
    Publication date: March 18, 2021
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Kuo-Chiang TSAI, Jyh-Huei CHEN, Jye-Yen CHENG
  • Publication number: 20210082894
    Abstract: A package structure includes a circuit element, a first semiconductor die, a second semiconductor die, a heat dissipating element, and an insulating encapsulation. The first semiconductor die and the second semiconductor die are located on the circuit element. The heat dissipating element connects to the first semiconductor die, and the first semiconductor die is between the circuit element and the heat dissipating element, where a sum of a first thickness of the first semiconductor die and a third thickness of the heat dissipating element is substantially equal to a second thickness of the second semiconductor die. The insulating encapsulation encapsulates the first semiconductor die, the second semiconductor die and the heat dissipating element, wherein a surface of the heat dissipating element is substantially leveled with the insulating encapsulation.
    Type: Application
    Filed: September 17, 2019
    Publication date: March 18, 2021
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Weiming Chris Chen, Chi-Hsi Wu, Chih-Wei Wu, Kuo-Chiang Ting, Szu-Wei Lu, Shang-Yun Hou, Ying-Ching Shih, Hsien-Ju Tsou, Cheng-Chieh Li
  • Patent number: 10950729
    Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a gate stack formed over a semiconductor substrate, a source/drain contact structure adjacent to the gate stack, and a gate spacer formed between the gate stack and the source/drain contact structure. The semiconductor device structure also includes a first insulating capping feature covering an upper surface of the gate stack, a second insulating capping feature covering an upper surface of the source/drain contact structure, and an insulating layer covering the upper surfaces of the first insulating capping feature and the second insulating capping feature. The second insulating capping feature includes a material that is different from a material of the first insulating capping feature. The semiconductor device structure also includes a via structure passing through the insulating layer and the first insulating capping feature and electrically connected to the gate stack.
    Type: Grant
    Filed: October 26, 2018
    Date of Patent: March 16, 2021
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Kuo-Chiang Tsai, Fu-Hsiang Su, Yi-Ju Chen, Jyh-Huei Chen
  • Patent number: 10950497
    Abstract: In one example, a method includes performing a first etching process to pattern a dielectric layer and expose a contact etch stop layer, performing a second etching process to remove the etch stop layer and expose a top surface of an underlying feature, performing a third etching process to laterally recess the etch stop layer, and depositing a conductive material over the underlying feature to create a conductive feature in direct contact with the underlying feature.
    Type: Grant
    Filed: April 1, 2019
    Date of Patent: March 16, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Kuo-Chiang Tsai, Jyh-Huei Chen
  • Patent number: 10941632
    Abstract: A system and method of controlling a dynamic time-pressure profile associated with a perforation event that includes extending a perforation assembly within a casing string; firing a perforation gun of the perforation assembly; measuring, using a sensor of the perforation assembly, pressure within the casing string, wherein the measured pressure forms the dynamic time-pressure profile; identifying a first measured pressure within the dynamic time-pressure profile; identifying, using a controller of the perforation assembly, a first difference between the first measured pressure and a first reference pressure; and adjusting, using a first pressure generator of the perforation assembly, the pressure in response to the first difference to control the dynamic time-pressure profile; wherein the sensor, the controller, and the first pressure generator provide a feedback control loop.
    Type: Grant
    Filed: January 27, 2016
    Date of Patent: March 9, 2021
    Assignee: Halliburton Energy Services, Inc.
    Inventors: Richard Ellis Robey, James Marshall Barker, Kuo-Chiang Chen
  • Publication number: 20210043499
    Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a gate electrode layer formed over a substrate, and a gate spacer adjacent to the gate electrode layer. The semiconductor device structure includes a source/drain contact structure formed over the substrate and adjacent to the gate electrode layer. An air gap is formed between the gate spacer and the source/drain contact structure, and the air gap is in direct contact with the gate spacer.
    Type: Application
    Filed: October 23, 2020
    Publication date: February 11, 2021
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Kuo-Chiang TSAI, Fu-Hsiang SU, Ke-Jing YU, Jyh-Huei CHEN
  • Patent number: 10914149
    Abstract: A stator assembly for a downhole-type well tool includes a stator housing including an internal chamber, an electric stator, a flow channel in the stator housing, and a heat exchanger. The electrical stator is disposed within the stator housing and in contact with the heat exchanger, the electrical stator to drive a rotor. The flow channel in the stator housing includes an inlet and an outlet, and the heat exchanger includes a first heat exchanger portion in contact with the electric stator in the internal chamber and a second heat exchanger portion at least partially disposed in the flow channel. The flow channel flows coolant fluid along the second heat exchanger portion to transmit heat across the heat exchanger from the electric stator to the coolant fluid.
    Type: Grant
    Filed: December 28, 2018
    Date of Patent: February 9, 2021
    Assignee: Upwing Energy, LLC
    Inventors: Kuo-Chiang Chen, David Biddick, Patrick McMullen
  • Publication number: 20210035884
    Abstract: A semiconductor package includes a redistribution structure, at least one semiconductor device and a plurality of heat dissipation films. The at least one semiconductor device is mounted on the redistribution structure. The plurality of heat dissipation films are disposed on the at least one semiconductor device in a side by side manner and jointly cover an upper surface of the at least one semiconductor device. A manufacturing method of the semiconductor package is also provided.
    Type: Application
    Filed: July 29, 2019
    Publication date: February 4, 2021
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Ting-Yu Yeh, Cing-He Chen, Kuo-Chiang Ting, Weiming Chris Chen, Chia-Hao Hsu